$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Modular signal-processing system 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-011/00
  • G06F-013/00
  • G06F-015/16
출원번호 US-0111942 (1980-01-14)
우선권정보 IT-0067447 (1978-03-03)
발명자 / 주소
  • Cedolin Riccardo (Turin ITX) Chiarottino Wolmer (Turin ITX) Giandonato Giuseppe (Turin ITX) Giorcelli Silvano (Turin ITX) Martinengo Giorgio (Turin ITX) Sofi Giorgio (Turin ITX) Villone Sergio (Turin
출원인 / 주소
  • CSELT - Centro Studi e Laboratori Telecomunicazioni S.p.A. (Turin ITX 03)
인용정보 피인용 횟수 : 44  인용 특허 : 4

초록

A signal-processing system, e.g. for a telephone exchange, comprises n modular processing units each including a pair of identical microprocessors operating in parallel on binary signals arriving over an internal bus, only one microprocessor of each pair being enabled to transmit outgoing messages t

대표청구항

An electronic signal-processing system dialoguing with associated peripheral units, comprising: a plurality of modular processing units each including a pair of substantially identical microprocessors interlinked by a correlating connection, each microprocessor being provided with parallel input con

이 특허에 인용된 특허 (4)

  1. Ossfeldt ; Bengt Erik, Apparatus for facilitating a cooperation between an executive computer and a reserve computer.
  2. Hicks Glen LeRoy (Endwell NY) Howe ; Jr. Leland Delmar (Owego NY) Zurla ; Jr. Frank Anthony (Binghamton NY), Instruction retry mechanism for a data processing system.
  3. Hopkins ; Jr. Albert L. (Cambridge MA) Smith ; III Thomas Basil (Sudbury MA), Synchronous fault tolerant multi-processor system.
  4. Giorcelli Silvano (Turin IT), System for checking two data processors operating in parallel.

이 특허를 인용한 특허 (44)

  1. McLoughlin, Michael; Griffin, Gerry, Apparatus and method for accessing a mass storage device in a fault-tolerant server.
  2. Griffin, Gerry; McLoughlin, Michael, Apparatus and method for two computing elements in a fault-tolerant server to execute instructions in lockstep.
  3. Long,Finbarr Denis; Ardini,Joseph; Kirkpatrick,Dana A.; O'Keeffe,Michael James, Apparatus and methods for fault-tolerant computing using a switching fabric.
  4. Edwards, Jr., John W., Apparatus and methods for identifying bus protocol violations.
  5. Todd,Robert Edmund, Automatic installation process for wireless communication system.
  6. MacLeod, John, Caching for I/O virtual address translation and validation using device drivers.
  7. Doody, John W.; Long, Finbarr Denis; McLoughlin, Michael; O'Keefe, Michael James, Coordinated recalibration of high bandwidth memories in a multiprocessor computer.
  8. Nicolas Alain (Colombes FRX) Chapelain Jean (Colombes FRX), Decentralized arbitration device for several processing units of a multiprocessor system.
  9. Okamoto Tadashi (Hitachi JPX) Yamaoka Hiromasa (Hitachi JPX), Digital controller.
  10. Grimberg Martine (Paris FRX) Berard Alain (Paris FRX), Digital data processing and storage system especially for a tomodensitometer, and a tomodensitometer equipped with said.
  11. Bitzinger Rudolf (Munich DEX) Engl Walter (Feldkirchen DEX) Humml Siegfried (Penzberg DEX) Schreier Klaus (Penzberg DEX), Error protected central control unit of a switching system and method of operation of its memory configuration.
  12. Ju Jiang-Tsuen,TWX, External apparatus for combining partially defected synchronous dynamic random access memories.
  13. Jewett Douglas E. ; Bereiter Tom ; Vetter Bryan ; Banton Randall G. ; Cutts ; Jr. Richard W. ; Westbrook ; deceased Donald C. ; Fey ; Jr. Krayn W. ; Posdro John ; DeBacker Kenneth C. ; Mehta Nikhil A, Fault-tolerant computer system with online recovery and reintegration of redundant components.
  14. Somers, Jeffrey S.; Huang, Wen-Yi; Tetreault, Mark D.; Wegner, Timothy M., Fault-tolerant computer system with voter delay buffer.
  15. Suffin, A. Charles; Amato, Joseph S.; Joyce, Paul, Fault-tolerant maintenance bus architecture.
  16. Suffin, A. Charles, Fault-tolerant maintenance bus protocol and method for using the same.
  17. Aoki, Makoto; Hayashi, Takahiro, Information processing system and access method.
  18. Aoki, Makoto; Hayashi, Takahiro, Information processing system and access method.
  19. Appiano Silvano (Montafia d\Asti ITX) Destefanis Paolo (Turin ITX) Poggio Cesare (Turin ITX), Interface controlling bidirectional data transfer between a synchronous and an asynchronous bus.
  20. Theus John G. (Portland OR), Interface system which generates configuration control signal and duplex control signal for automatically determining th.
  21. Criswell Peter B. (Bethel MN), Isolation for failures of input signals supplied to dual modules which are checked by comparison.
  22. Mori Kinji (Kawasaki JPX) Ihara Hirokazu (Machida JPX), Job processing method utilizing a plurality of information processing devices.
  23. Olson, Thomas M., Maintenance of consistent, redundant mass storage images.
  24. Suffin, A. Charles, Method and apparatus for deterministically booting a computer system having redundant components.
  25. Somers, Jeffrey; Alden, Andrew; Edwards, John, Method and apparatus for efficiently moving portions of a memory block.
  26. Williams Jeffrey L. (Hopkinton MA), Method and apparatus for fault-tolerant computer system having expandable processor section.
  27. Bergsten, Bjorn; Mutalik, Praveen G., Method and apparatus for managing session information.
  28. Olson, Thomas, Method and apparatus for storing transactional information in persistent memory.
  29. Horst Robert W. (Cupertino CA), Method and apparatus for synchronizing a plurality of processors.
  30. Somers, Jeffrey S.; Tetreault, Mark D.; Wegner, Timothy M., Method and system for upgrading fault-tolerant systems.
  31. Matsuda Koji,JPX ; Miyazaki Yoshihiro,JPX ; Takaya Soichi,JPX ; Hyuga Kazuhiro,JPX ; Akeura Nobuo,JPX ; Yamaguchi Shinichiro,JPX ; Miyazaki Naoto,JPX ; Kayukawa Satoru,JPX, Method of and system for verifying operation concurrence in maintenance/replacement of twin CPUs.
  32. Kinji Mori JP; Hirokazu Ihara JP, Method of executing a job.
  33. Somers, Jeffrey; Thaller, Kurt; Warchol, Nicholas, Methods and apparatus for clock management based on environmental conditions.
  34. Tetreault,Mark, Methods and apparatus for computer bus error termination.
  35. Michael David May GB; Jonathan Edwards GB; David L. Waller GB, Microcomputer with high density RAM on single chip.
  36. Bassett Carol Elise ; Campbell Robert Gregory ; Lang Marilyn Jean ; Begur Sridhar, Microprocessor burst mode with external system memory.
  37. Bitzinger Rudolf (Munich DEX) Engl Walter (Feldkirchen-W. DEX) Humml Siegfried (Penzberg DEX) Schreier Klaus (Penzberg DEX), Multi-processor central control unit of a telephone exchange system and its operation.
  38. Dowling,Eric M., Program controlled embedded-DRAM-DSP architecture and methods.
  39. Gran Paul (Kfar Saba ILX) Feiner Haim (Herzilia ILX) Ben-Dayan Nissim (Tel-Aviv ILX) Stefaniu Marian (Don Mills CAX) Mar-Chaim Yechiam (Tel Aviv ILX), Signal processing unit.
  40. Graham, Simon P., System and method for operating a SCSI bus with redundant SCSI adaptors.
  41. Nelvin, Robert E.; Tetreault, Mark D.; Alden, Andrew; Dolaty, Mohsen; Edwards, Jr., John W.; Kement, Michael W.; MacLeod, John R., System and method for operating a system with redundant peripheral bus controllers.
  42. Newman, Otto R., Systems and methods for caching with file-level granularity.
  43. Daudelin, Douglas S., Variable cycle-time microcomputer.
  44. Spaanenburg Lambertus (Hengelo NLX) Duin Peter B. (Nijmegen NLX) Woudsma Roberto (Eindhoven NLX) van der Poel Arie A. (Enschede NLX), Very large scale integrated circuit subdivided into isochronous regions, method for the machine-aided design of such a c.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로