$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Addressable buffer circuit with address incrementer independently clocked by host computer and external storage device c 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-013/00
  • G06F-013/04
  • G06F-015/16
출원번호 US-0401700 (1982-07-26)
발명자 / 주소
  • Ambrosius
  • III William H. (27791 Ruisenor Mission Viejo CA 92692) Chung Randall (28192 Bluebell Dr. Laguna Niguel CA 92677)
인용정보 피인용 횟수 : 25  인용 특허 : 6

초록

A direct buffer access circuit provides a buffer memory for use with a host central processing unit and a peripheral controller for controlling an external data storage device such as a disk or tape drive. The buffer is connected so that both the host and the controller have direct access to the buf

대표청구항

A direct buffer access circuit for use in a data processing system having a host computer, an external data storage device for supplying data to the host computer, and a peripheral controller connected between the host computer and data storage device for controlling the operation of the data storag

이 특허에 인용된 특허 (6)

  1. Cage Curtis (Santa Clara CA), Buffer for use with a fixed disk controller.
  2. Hughes Jodie K. (San Jose CA) Hagiwara Sekine (San Jose CA), Direct memory access data transfer system for use with plural processors.
  3. Hawley Kenneth R. (Ventura CA), Dynamic disk buffer control unit.
  4. Dinwiddie ; Jr. John M. (Loxahatchee FL) Freeman Bobby J. (Boynton Beach FL) Jackson Timothy (Coral Springs FL) Zipoy William L. (Austin TX), I/O Controller for transferring data between a host processor and multiple I/O units.
  5. Adamchick ; John T. ; Sicko ; John C. ; Underkoffler ; Edwin C., Microcomputer controller and direct memory access apparatus therefor.
  6. Chauvel Gerard (Cagnes-sur-Mer FRX), System for direct access to a memory associated with a microprocessor.

이 특허를 인용한 특허 (25)

  1. Keats Dennis ; Xiao Kang, Apparatus and method for providing for efficient communication between high and low-level processing engine of a disk drive formatter.
  2. Takita Maho,JPX, Apparatus for voice encoding/decoding utilizing a control to minimize a time required upon encoding/decoding each subfra.
  3. Atsatt Sean R. ; Wright John M., Apparatus having a circular buffer that maintains a one entry gap between elements written to the microprocessor and el.
  4. Orr Michael A. (Raleigh NC) Williams Crawford E. (Raleigh NC), Architecture for a distributive microprocessing system.
  5. Schwan Herbert A. (Encinitas CA) Schwan Eduard A. (Encinitas CA), Buffer system for interfacing an intermittently accessing data processor to an independently clocked communications syst.
  6. Ambrosius ; III William H. (Mission Viejo CA) Rossean Larry D. (Westminster CA), Chip topography for a MOS disk memory controller circuit.
  7. Morita Sumie,JPX ; Mitsuze Kiyohumi,JPX ; Takano Ryouzi,JPX ; Okabe Kenichi,JPX ; Akama Katsuaki,JPX, Communications control system for transferring commands/status data in batch between processors utilizing transmitting.
  8. Shibata Yoshikazu (Minamiashigara JPX), Data transfer system having a channel adapter with varying data transfer lengths.
  9. Lindsley Brett Louis, Data transfer using software interrupt service routine between host processor and external device with queue of host processor and hardware queue pointers on external device.
  10. Lodhi Nusra (Sunnyvale CA), FIFO memory device including circuit for generating flag signals.
  11. Roskowski Steven G. (Sunnyvale CA) Drako Dean M. (Los Altos CA) Krein William T. (San Jose CA), Interconnect system initiating data transfer over launch bus at source\s clock speed and transfering data over data path.
  12. Coyle Richard W. (Dunstable MA) Chao Zenja (North Andover MA) Berg Thomas B. (West Lafayette IN), Interface controller with first and second buffer storage area for receiving and transmitting data between I/O bus and h.
  13. Mallozzi Joseph (Shelton CT) Dinan David E. (Bridgeport CT) Daniels Edward P. (Bridgeport CT), Interface for mailing system peripheral devices.
  14. Lodhi Nusra (Sunnyvale CA), Memory device which can function as two separate memories or a single memory.
  15. Calvignac,Jean Louis; Peyravian,Mohammad; Verplanken,Fabrice Jean, Sequence-preserving multiprocessing system with multimode TDM buffer.
  16. Gerhart Paul B., Single port first-in-first-out (FIFO) device having overwrite protection and diagnostic capabilities.
  17. Leeds Kenneth E. ; Erickson Charles R., System comprising field programmable gate array and intelligent memory.
  18. Brown Dana H., System for automatic buffering of commands for DASD units.
  19. Klein Dean A. (Lake City MN), System for employing high speed data transfer between host and peripheral via host interface circuitry utilizing an IOre.
  20. Poisner David I., System for programming peripheral with address and direction information and sending the information through data bus or.
  21. Roskowski Steven G. (Sunnyvale CA) Drako Dean M. (Cupertino CA) Krein William T. (San Jose CA), System for providing control of data transmission by destination node using stream values transmitted from plural source.
  22. Roskowski Steven G. ; Drako Dean M. ; Krein William T., System for receiving a control signal from a device for selecting its associated clock signal for controlling the trans.
  23. Roskowski,Steven G.; Drako,Dean M.; Krein,William T., System for receiving a control signal from a device for selecting its associated clock signal for controlling the transferring of information via a buffer.
  24. Kikinis Dan, System for selecting and compressing data and sending temporarily stored compressed data on demand to individual ones of.
  25. Klein Dean A., System for transferring data in high speed between host computer and peripheral device utilizing peripheral interface with accelerated mode.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로