$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Associative array with five arithmetic paths 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06Z-013/00
출원번호 US-0473362 (1983-03-08)
발명자 / 주소
  • Morton Steven G. (Oxford CT)
출원인 / 주소
  • ITT Corporation (New York NY 02)
인용정보 피인용 횟수 : 36  인용 특허 : 15

초록

An associative processor array including M rows and N columns of identical processing cells with each cell connected horizontally to its left and right to a neighboring cell. Each cell includes a memory for storing control and data information with the output of the memory coupled to an arithmetic l

대표청구항

In an associative processor array including M rows and N columns of identical processing cells whereby said M and N are positive integers, with each cell connected horizontally to its left and right to a neighboring cell and connected vertically to its up and down to a neighboring cell, with a verti

이 특허에 인용된 특허 (15)

  1. Chen ; Tien Chi ; Tung ; Chin ; Lum ; Vincent Y., Apparatus for sorting records in overlap relation with record loading and extraction.
  2. Hunt David J. (Hitchin GB2) Reddaway Stewart F. (Baldock GB2), Array processor.
  3. Reddaway Stewart F. (Baldock GB2), Array processor.
  4. Grinberg Jan (Los Angeles CA) Etchells Robert D. (Topanga CA) Nudd Graham R. (Los Angeles CA) Hansen Siegfried (Los Angeles CA), Array processor architecture utilizing modular elemental processors.
  5. Cotton John M. (East Norwalk CT), Associative processor with variable length fast multiply capability.
  6. Constant James N. (1603 Danbury Dr. Claremont CA 91711), Computer having plural IC chips with each chip including a transceiver.
  7. Doyle Donald E. (Delray Beach FL) Hellwarth George A. (Deerfield Beach FL) Quanstrom Jack L. (Boca Raton FL), Data flow component for processor and microprocessor systems.
  8. Pirz Frank C. (Piscataway NJ), Data interface apparatus for multiple sequential processors.
  9. Carrison Craig L. (Golden Valley MN) Joseph James D. (Oakdale MN) Narendra Patrenahalli M. (Plymouth MN), Integrated cellular array parallel processor.
  10. McCanny John V. (Malvern GB2) McWhirter John G. (Malvern GB2), Multiple processing cell digital data processor.
  11. Martin Alain J. (Eindhoven NLX), Multiprocessor computer system for executing a splittable algorithm, notably a recursive algorithm.
  12. Florence Judit Katalin (Menlo Park CA) Rohner Michel Alexandre (San Jose CA), Multistage sorter having pushdown stacks for arranging an input list into numerical order.
  13. Schomberg Hermann (Tangstedt DT) Heubach Frank (Hamburg DT), Network computer system.
  14. Holsztynski Wlodzimierz (Ann Arbor MI) Wilson Stephen S. (Ann Arbor MI), Pipeline processor.
  15. Fink Hans-Ferdi (Essen DEX) Koerner Gtz (Essen DEX) Luksch Edmund (Essen DEX), Use of organopolysiloxanes in the manufacture of paper-coated plaster boards.

이 특허를 인용한 특허 (36)

  1. Van Twist Robert A. H. (Eindhoven NLX) Hopmans Franciscus P. M. (Eindhoven NLX) Odijk Eddy A. M. (Eindhoven NLX), A data processing network with chordal ring factor network.
  2. Dawes Robert L. (Allen TX), Adaptive processing system having an array of individually configurable processing components.
  3. Stephen L. Wasson, Apparatus and method for programmable datapath arithmetic arrays.
  4. Akerib Avidan,ILX, Apparatus and method for signal processing.
  5. Guttag Karl M. ; Balmer Keith,GB2, Arithmetic logic unit with conditional register source selection.
  6. Alain J. Martin ; Andrew M. Lines ; Uri V. Cummings, Asynchronous circuits with pipelined completion process.
  7. Morton Steven G. (Oxford CT), Cellular array processor with variable nesting depth vector control by selective enabling of left and right neighboring.
  8. Morton Steven G. (Oxford CT) Abreu Enrique J. (Shelton CT), Cellular processor apparatus capable of performing floating point arithmetic operations.
  9. Frederick, Michael T.; Somani, Arun K., Depth-optimal mapping of logic chains in reconfigurable fabrics.
  10. Akerib, Avidan, Digital image generation device for transmitting digital images in platform-independent form via the internet.
  11. Tran Dzung X. ; Munson Kenneth K., Execution of data dependent arithmetic instructions in multi-pipeline processors.
  12. Wilcox Jeffrey A. (Bourne MA) Winkler Jeffrey L. (Princeton MA), Flexible addressing memory controller wherein multiple memory modules may be accessed according to comparison of configu.
  13. Lavi Yoav (Raanana ILX), Hardware logic simulator.
  14. Wang, Hsinshih, High performance datapath unit for behavioral data transmission and reception.
  15. Frederick, Michael T.; Somani, Arun K., Logic element architecture for generic logic chains in programmable devices.
  16. Johnson William K. (Goleta CA), Massively parallel digital image data processor using pixel-mapped input/output and relative indexed addressing.
  17. Cismas, Sorin C; Garbacea, Ilie, Matrix of processors with data stream instruction execution pipeline coupled to data switch linking to neighbor units by non-contentious command channel / data channel.
  18. Cismas, Sorin C; Garbacea, Ilie, Matrix processor data switch routing systems and methods.
  19. Cismas, Sorin C; Garbacea, Ilie, Matrix processor initialization systems and methods.
  20. Cismas, Sorin C.; Garbacea, Ilie, Matrix processor proxy systems and methods.
  21. Cismas, Sorin C; Garbacea, Ilie, Matrix processor proxy systems and methods.
  22. Dolecek Quentin E. (Silver Spring MD), Memory-linked wavefront array processor.
  23. Dolecek Quentin E. (Silver Spring MD), Method for controlling propogation of data and transform through memory-linked wavefront array processor.
  24. Parkinson Ward D. (Boise ID) Waller William K. (Boise ID) Seyyedy Mirmajid (Boise ID), Multiport RAM based multiprocessor.
  25. Nicely Mark C. (Mountain View CA) Schreiber Robert (Palo Alto CA) Parks Terry M. (Sunnyvale CA) Mannion A. Joel (Sunnyvale CA) Lang Gary R. (Saratoga CA) Patton Charles F. (Milpitas CA), Multizone array processor implementing two sided zone buffers with each side being dynamically configured as a working o.
  26. Miyata Hiroyuki (Kamakura JPX), Parallel data processor with shift register inter-processor transfer.
  27. Danielsson Per-Erik (Schenectady NY) Mattheyses Robert M. (Schenectady NY), Parallel processing system apparatus.
  28. Jackson James H. (Cary NC) Lee Ming-Chih (Cary NC) LaForest Mark R. (Waltham MA) Fiorentino Richard D. (Carlisle MA), Process cell for an N-dimensional processor array having a single input element with 2N data inputs, memory, and full fu.
  29. Maki Gary K. (Moscow ID), Programmable data path device.
  30. Gamal Abbas El ; El-Avat Khaled A. ; Mohsen Amr, Programmable interconnect architecture.
  31. El Ayat Khaled A. (Cupertino CA) Bakker Gregory W. (Sunnyvale CA) Lien Jung-Cheun (San Jose CA) Plants William C. (Santa Clara CA) Kaptanoglu Sinan (San Carlos CA) Gopisetty Runip (Los Gatos CA) Chan, Programmable logic module and architecture for field programmable gate array device.
  32. Ninomiya Kazuki (Osaka JPX) Sumida Keizo (Osaka JPX) Miyake Jiro (Osaka JPX) Nishiyama Tamotsu (Osaka JPX), Signal processor.
  33. Morton Steven G. (Oxford CT), Single instruction multiple data (SIMD) cellular array processing apparatus with on-board RAM and address generator appa.
  34. Giuliano Ercole (Genoa ITX) Musso Giorgio (Genoa ITX), System enabling high-speed convolution processing of image data.
  35. Cowley Colin H. (Stalybridge GB3), Vlsi data processor containing an array of ICs, each of which is comprised primarily of an array of processing.
  36. Lang Hans-Werner (Hansa-Strasse 48 2300 Kiel DEX), Wavefront array processor.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로