$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Self-adaptive computer memory address allocation system 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-012/02
출원번호 US-0794695 (1985-11-04)
우선권정보 CA-0482566 (1985-05-28)
발명자 / 주소
  • Sykora Boleslav (Kanata CAX)
출원인 / 주소
  • Mitel Corp. (Ontario CAX 03)
인용정보 피인용 횟수 : 23  인용 특허 : 18

초록

A self-adaptive computer memory address allocation apparatus and method for detecting the presence of memory chips connected to predetermined memory banks of a plurality of memory modules in a computer system, receiving and remapping address signals, and contiguously enabling the predetermined memor

대표청구항

A computer memory address allocation system for connection to first and second memory modules each comprised of a plurality of memory banks, predetermined ones of said memory banks having one or more memory circuits connected thereto, comprising: (a) a main controller for successively storing and re

이 특허에 인용된 특허 (18)

  1. Thorsrud Lee T. (St. Paul MN), Apparatus for scaling memory addresses.
  2. Schwartz Albert H. (St. Paul MN), Automatic memory module address assignment system for available memory modules.
  3. Kaufman Phillip A. (Irvine CA) Gorman Kenneth C. (Mission Viejo CA) Henry George C. (Mission Viejo CA) Blacksher Roy (Santa Ana CA), Automatic modular memory address allocation system.
  4. Shah Bakul V. (Palo Alto CA) Maskevitch James A. (Palo Alto CA), Data processing system having automatic configuration.
  5. Weber Gerald (Braunschweig DT) Sorgenfrei Jurgen (Braunschweig DT), Data processing system including a plurality of memory chips each provided with its own address register.
  6. Nomiya Kosei (Tokyo JA) Tsuiki Takao (Kokubunji JA) Kobayashi Takeshi (Kodaira JA) Hotta Shinkichi (Kodaira JA), Information processing system.
  7. Nakamura Teruo (Tokyo JPX), Main memory control system.
  8. Nishizawa, Hiroshi; Ando, Saburo; Ito, Syuji, Main storage configuration control system.
  9. Salas, Edward R.; Fisher, Edwin P.; Johnson, Robert B.; Nibby, Jr., Chester M.; Boudreau, Daniel A., Memory identification apparatus and method.
  10. Mantellina Calogero (Cerro Maggiore ITX) Trivella Roberto (Monza ITX) Quadraruopolo Andrea (Rho ITX), Memory mapping method in a data processing system.
  11. Koos Larry W. (Orlando FL), Memory mapping unit.
  12. Mantellina Calogero (Cerro Maggiore ITX) Zanzottera Daniele (Busto Garolfo ITX) Gelmetti Marco (Milano ITX), Memory module selection and reconfiguration apparatus in a data processing system.
  13. Panepinto ; Jr. William (Tewksbury MA) Nibby ; Jr. Chester M. (Peabody MA), Memory present apparatus.
  14. Ceccon Claude R. (Tucson AZ) Kovara Joseph N. (Tucson AZ), Object building method for self configuring computer network.
  15. Mead Carver (Pasadena CA), Processor which sequences externally of a central processor.
  16. Hartmann Robert F. (San Jose CA) Chan Yiu-Fai (Saratoga CA) Frankovich Robert (Cupertino CA) Ou Jung-Hsing (Sunnyvale CA), Programmable logic array device using EPROM technology.
  17. Seipp William H. (Bettendorf IA), Self-addressing modules for programmable controller.
  18. Burkett Bobby G. (Richardson TX) Henry Raymond W. (Dallas TX), Variable module memory.

이 특허를 인용한 특허 (23)

  1. Liou, Ming Shi, Address decoding method and related apparatus by comparing mutually exclusive bit-patterns of addresses.
  2. Liou,Ming Shi, Address decoding method and related apparatus by comparing mutually exclusive bit-patterns of addresses.
  3. Fung Michael G. (San Jose CA) Wang Justin (Saratoga CA), Addressing multiple types of memory devices.
  4. Culley Paul R. (Cypress TX), Apparatus for determining maximum usable memory size.
  5. David M. Fenwick ; Denis Foley ; David Hartwell ; Ricky C. Hetherington ; Dale R. Keck ; Elbert Bloom, Apparatus for determining memory bank availability in a computer system.
  6. Sullivan Timothy J. (Clinton MA) Burns Cynthia J. (Franklin MA) Andrade Albert T. (North Grafton MA) Frangioso ; Jr. Ralph C. (Franklin MA), Expandable memory system and method for interleaving addresses among memory banks of different speeds and sizes.
  7. Murayama,Hideki; Horikawa,Kazuo; Yashiro,Hiroshi; Yamauchi,Masahiko; Ishii,Yasuhiro; Sasaki,Daisuke, Information processing apparatus.
  8. Tsai,Jacky, Memory address decoding method and related apparatus by bit-pattern matching.
  9. Jalfon Marc,ILX ; Regenold David ; Ricci Franco ; Satagopan Ramprasad, Memory address translations for programs code execution/relocation.
  10. Conroy David G. (Maynard MA), Memory array addressing system for computer systems with multiple memory arrays.
  11. Itaya Hiroshi (Isehara JPX), Memory capacity detection apparatus and electronic applied measuring device employing the same.
  12. Murayama, Hideki; Horikawa, Kazuo; Yashiro, Hiroshi; Yamauchi, Masahiko; Ishii, Yasuhiro; Sasaki, Daisuke, Memory managing method used in adding memory and information processing apparatus.
  13. Murayama,Hideki; Horikawa,Kazuo; Yashiro,Hiroshi; Yamauchi,Masahiko; Ishii,Yasuhiro; Sasaki,Daisuke, Memory managing method used in adding memory and information processing apparatus.
  14. Cowell Thomas Michael, Memory presence and type detection using multiplexed memory select line.
  15. Kass William J. (Easley SC), Memory range detector and translator.
  16. Naoya Watanabe JP; Akira Yamazaki JP, Memory system capable of supporting different memory devices and a memory device used therefor.
  17. Cowell Thomas Michael, Memory system with memory presence and type detection using multiplexed memory line function.
  18. Letham Lawrence, Non-contiguous memory location addressing scheme.
  19. Chuang Te-Chih (Miao-Lee City TWX) Liao Yunn-Hung (Taipei TWX) Wei Lung (Taichung TWX) Lee Yi-Hsien (Taipei TWX), Single socket upgradeable computer motherboard with automatic detection and socket reconfiguration for inserted CPU chip.
  20. White, Lawrence H.; Fuller, Anthony M.; Pham, Huyen, Thermal ink jet printhead.
  21. Ng, Boon Bing; Goy, Hang Ru, Three-dimensional addressing for erasable programmable read only memory.
  22. Ng, Boon Bing; Goy, Hang Ru, Three-dimensional addressing for erasable programmable read only memory.
  23. Huang Hung-Ta,TWX ; Chuang Te-Chih,TWX ; Liao Yunn-Hung,TWX ; Lee Yi-Hsien,TWX ; Wei Lung,TWX, Upgradeable/downgradeable central processing unit chip computer systems.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로