$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Configuration modes for a time multiplexed programmable logic device 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03K-019/177
출원번호 US-0517018 (1995-08-18)
발명자 / 주소
  • Trimberger Stephen M. (San Jose CA) Carberry Richard A. (Los Gatos CA) Johnson Robert A. (San Jose CA) Wong Jennifer (Fremont CA)
출원인 / 주소
  • Xilinx, Inc. (San Jose CA 02)
인용정보 피인용 횟수 : 183  인용 특허 : 6

초록

A PLD is operable in a variety of modes. In a first mode, the timeshare mode, the PLD remains at a single configuration for a plurality of user clock cycles. In a second mode, the logic engine mode, the PLD sequences through multiple configurations for each user cycle. In this mode, the period of ti

대표청구항

A method of time multiplexing a programmable logic device comprising the steps of: providing at least one configurable element; providing a plurality of configuration memory points for configuring said at least one configurable element, wherein each of said configuration memory points includes a plu

이 특허에 인용된 특허 (6)

  1. Hsieh Hung-Cheng (San Jose CA), 5-Transistor memory cell which can be reliably read and written.
  2. Hsieh Hung-Cheng (Sunnyvale CA), 5-transistor memory cell with known state on power-up.
  3. Hsieh Wen-Jai (Vancouver WA) Jenq Yih-Chyun (Lake Oswego OR) Horng Chi-Song (Palo Alto CA), Apparatus for flexibly routing signals between pins of electronic devices.
  4. Moore Victor S. (Pompano Beach FL) Veneski Gerard A. (Boca Raton FL) Parker Tony E. (Boca Raton FL) Rhodes ; Jr. Joseph C. (Boca Raton FL) Kraft Wayne R. (Coral Springs FL) Stahl ; Jr. William L. (Co, Microword control system utilizing multiplexed programmable logic arrays.
  5. Hickman Patrick T. (Chandler AZ) Schucker Douglas W. (Mesa AZ) Tou Jarvis (Gilbert AZ), Programmable block architected heterogeneous integrated circuit.
  6. Ong Randy T. (Cupertino CA), Programmable logic device which stores more than one configuration and means for switching configurations.

이 특허를 인용한 특허 (183)

  1. Redgrave, Jason; Hutchings, Brad; Teig, Steven; Schmit, Herman; Khubchandani, Teju, Accessing multiple user states concurrently in a configurable IC.
  2. Redgrave, Jason; Hutchings, Brad; Teig, Steven; Schmit, Herman; Khubchandani, Teju, Accessing multiple user states concurrently in a configurable IC.
  3. Redgrave, Jason; Schmit, Herman, Barrel shifter implemented on a configurable integrated circuit.
  4. Kengo Azegami JP; Koichi Yamashita JP, Chain-connected shift register and programmable logic circuit whose logic function is changeable in real time.
  5. Redgrave,Jason; Hutchings,Brad; Schmit,Herman; Teig,Steven; Kronmiller,Tom, Checkpointing user design states in a configurable IC.
  6. Nagpal, Sumit; Maguluri, Sreevidya; Kumar, Prashanth, Circuit design with predefined configuration of parameterized cores.
  7. Sood, Santosh Kumar, Circuits for and methods of providing voltage level shifting in an integrated circuit device.
  8. Schmit,Herman; Redgrave,Jason, Clock distribution in a configurable IC.
  9. Beausoleil, William F.; Ng, Tak-kwong; Roth, Helmut; Tannenbaum, Peter; Tomassetti, N. James, Clustered processors in an emulation engine.
  10. Beausoleil,William F.; Ng,Tak kwong; Roth,Helmut; Tannenbaum,Peter; Tomassetti,N. James, Clustered processors in an emulation engine.
  11. Trimberger Stephen M., Computer-implemented method of optimizing a time multiplexed programmable logic device.
  12. Trimberger Stephen M., Computer-implemented method of optimizing a time multiplexed programmable logic device.
  13. Rohe,Andre; Teig,Steven, Concurrent optimization of physical design and operational cycle assignment.
  14. Schmit, Herman; Huang, Randy Renfu, Configurable IC having a routing fabric with storage elements.
  15. Teig, Steven, Configurable IC having a routing fabric with storage elements.
  16. Teig, Steven; Schmit, Herman; Huang, Randy Renfu, Configurable IC having a routing fabric with storage elements.
  17. Teig, Steven; Schmit, Herman; Huang, Randy Renfu, Configurable IC having a routing fabric with storage elements.
  18. Teig, Steven; Schmit, Herman; Redgrave, Jason, Configurable IC having a routing fabric with storage elements.
  19. Schmit, Herman; Teig, Steven; Hutchings, Brad; Huang, Randy Renfu; Redgrave, Jason, Configurable IC with configurable routing resources that have asymmetric input and/or outputs.
  20. Schmit, Herman; Teig, Steven; Hutchings, Brad; Huang, Randy Renfu; Redgrave, Jason, Configurable IC with configuration logic resources that have asymmetric inputs and/or outputs.
  21. Hutchings, Brad, Configurable IC with deskewing circuits.
  22. Teig, Steven; Redgrave, Jason, Configurable IC with error detection and correction circuitry.
  23. Teig, Steven; Schmit, Herman; Redgrave, Jason; Chandra, Vikas, Configurable IC with interconnect circuits that also perform storage operations.
  24. Teig,Steven; Schmit,Herman; Redgrave,Jason; Chandra,Vikas, Configurable IC with interconnect circuits that also perform storage operations.
  25. Schmit, Herman; Redgrave, Jason, Configurable IC with large carry chains.
  26. Schmit, Herman; Teig, Steven; Hutchings, Brad; Huang, Randy Renfu, Configurable IC with logic resources with offset connections.
  27. Redgrave,Jason; Khubchandani,Teju, Configurable IC with packet switch configuration network.
  28. Redgrave, Jason; Khubchandani, Teju, Configurable IC with packet switch network.
  29. Schmit, Herman; Teig, Steven; Hutchings, Brad; Huang, Randy Renfu, Configurable IC with routing circuits with offset connections.
  30. Redgrave, Jason; Hutchings, Brad; Khubchandani, Teju, Configurable IC with trace buffer and/or logic analyzer functionality.
  31. Redgrave, Jason; Schmit, Herman; Teig, Steven; Hutchings, Brad L.; Huang, Randy R., Configurable IC'S with large carry chains.
  32. Teig, Steven; Redgrave, Jason, Configurable IC's with dual carry chains.
  33. Teig, Steven; Caldwell, Andrew; Redgrave, Jason, Configurable ICs that conditionally transition through configuration data sets.
  34. Schmit, Herman; Butts, Michael; Hutchings, Brad L.; Teig, Steven, Configurable circuits, IC's and systems.
  35. Schmit, Herman; Butts, Michael; Hutchings, Brad L.; Teig, Steven, Configurable circuits, IC's, and systems.
  36. Schmit, Herman; Butts, Michael; Hutchings, Brad L.; Teig, Steven, Configurable circuits, IC's, and systems.
  37. Schmit, Herman; Butts, Michael; Hutchings, Brad L.; Teig, Steven, Configurable circuits, IC's, and systems.
  38. Schmit,Herman; Butts,Michael; Hutchings,Brad L.; Teig,Steven, Configurable circuits, IC's, and systems.
  39. Schmit,Herman; Butts,Michael; Hutchings,Brad L.; Teig,Steven, Configurable circuits, IC's, and systems.
  40. Redgrave, Jason, Configurable high speed high voltage input/output circuit for an IC.
  41. Redgrave, Jason, Configurable high speed high voltage input/output circuit for an IC.
  42. Schmit, Herman; Caldwell, Andrew; Teig, Steven, Configurable integrated circuit with a 4-to-1 multiplexer.
  43. Rohe, Andre; Teig, Steven, Configurable integrated circuit with built-in turns.
  44. Rohe, Andre; Teig, Steven, Configurable integrated circuit with built-in turns.
  45. Rohe, Andre; Teig, Steven, Configurable integrated circuit with different connection schemes.
  46. Teig, Steven; Redgrave, Jason; Horel, Timothy, Configurable integrated circuit with error correcting circuitry.
  47. Rohe,Andre; Teig,Steven, Configurable integrated circuit with offset connections.
  48. Schmit,Herman; Teig,Steven; Hutchings,Brad, Configurable integrated circuit with parallel non-neighboring offset connections.
  49. Schmit,Herman; Teig,Steven, Configurable logic circuits with commutative properties.
  50. Teig, Steven; Ebeling, Christopher D.; Voogel, Martin; Caldwell, Andrew, Configurable storage elements.
  51. Voogel, Martin; Teig, Steven; Chanack, Thomas S.; Caldwell, Andrew; Ko, Jung; Chandler, Trevis, Configurable storage elements.
  52. Voogel, Martin; Teig, Steven; Chanack, Thomas S.; Caldwell, Andrew; Ko, Jung; Chandler, Trevis, Configurable storage elements.
  53. Voogel, Martin; Teig, Steven; Chandler, Trevis, Configurable storage elements.
  54. Chandler, Trevis; Redgrave, Jason; Voogel, Martin, Configuration context switcher.
  55. Chandler, Trevis; Redgrave, Jason; Voogel, Martin, Configuration context switcher.
  56. Chandler, Trevis; Entjer, Joe; Voogel, Martin; Redgrave, Jason, Configuration context switcher with a clocked storage element.
  57. Chandler, Trevis; Entjer, Joe; Voogel, Martin; Redgrave, Jason, Configuration context switcher with a clocked storage element.
  58. Chandler, Trevis; Entjer, Joe; Voogel, Martin; Redgrave, Jason, Configuration context switcher with a clocked storage element.
  59. Voogel, Martin; Redgrave, Jason; Chandler, Trevis, Configuration context switcher with a latch.
  60. Redgrave,Jason; Khubchandani,Teju; Schmit,Herman, Configuration network for a configurable IC.
  61. Redgrave, Jason; Khubchandani, Teju; Schmit, Herman, Configuration network for an IC.
  62. Nagarandal, Ajay; Zhou, Bo, Constraint based bit-stream compression in hardware for programmable devices.
  63. Redgrave, Jason; Voogel, Martin; Teig, Steven, Controllable storage elements for an IC.
  64. Redgrave, Jason; Voogel, Martin; Teig, Steven, Controllable storage elements for an IC.
  65. Redgrave, Jason; Voogel, Martin; Teig, Steven, Controllable storage elements for an IC.
  66. Fujii, Taro; Furuta, Koichiro; Motomura, Masato, Data holding circuit having backup function.
  67. Taro Fujii JP; Koichiro Furuta JP; Masato Motomura JP, Data holding circuit having backup function.
  68. Redgrave, Jason; Khubchandani, Teju, Debug network for a configurable IC.
  69. Ebeling, Christopher D.; Chandler, Trevis, Delaying start of user design execution.
  70. Mihal, Andrew C.; Teig, Steven, Detailed placement with search and repair.
  71. Hutchings, Brad; Teig, Steven, Dynamically tracking data values in a configurable IC.
  72. Schmit, Herman; Redgrave, Jason, Embedding memory between tile arrangement of a configurable IC.
  73. Schmit, Herman; Redgrave, Jason, Embedding memory within tile arrangement of an integrated circuit.
  74. Beal Samuel W. ; Kaptonoglu Sinan ; Lien Jung-Cheun ; Shu William ; Chan King W. ; Plants William C., Enhanced field programmable gate array.
  75. John E. McGowan, Field programmable gate array with mask programmed input and output buffers.
  76. McGowan John E., Field programmable gate array with mask programmed input and output buffers.
  77. Robertson Perry J. ; Witzke Edward L., General purpose programmable accelerator board.
  78. Nolan ; III Joseph G. ; Holst John C. ; Draper Donald A., High speed dynamic differential logic circuit employing capacitance matching devices.
  79. Hutchings, Brad; Schmit, Herman; Teig, Steven, Hybrid configurable circuit for a configurable IC.
  80. Pugh,Daniel J.; Caldwell,Andrew, Hybrid interconnect/logic circuits enabling efficient replication of a function in several sub-cycles to save logic and routing resources.
  81. Pugh, Daniel J.; Caldwell, Andrew, IC that efficiently replicates a function to save logic and routing resources.
  82. Hutchings, Brad, IC with deskewing circuits.
  83. Ebeling, Christopher D.; Wrighton, Michael Glenn; Caldwell, Andrew; Townley, Kent, Implementation of related clocks.
  84. Ebeling, Christopher D.; Wrighton, Michael Glenn; Caldwell, Andrew; Townley, Kent, Implementation of related clocks.
  85. Miller, Marc; Teig, Steven; Hutchings, Brad, Integrated circuit (IC) with primary and secondary networks and device containing such an IC.
  86. Miller, Marc; Teig, Steven; Hutchings, Brad; Thom, Danny, Integrated circuit (IC) with primary and secondary networks and device containing such an IC.
  87. Hutchings, Brad; Redgrave, Jason, Integrated circuit with delay selecting input selection circuitry.
  88. Hutchings, Brad; Redgrave, Jason, Integrated circuit with delay selecting input selection circuitry.
  89. Lee,Kwan Yee; Langhammer,Martin; Burney,Ali H., Integrated circuits with reduced interconnect overhead.
  90. Redgrave, Jason; Schmit, Herman, Method and apparatus for accessing contents of memory cells.
  91. Redgrave, Jason, Method and apparatus for accessing stored data in a reconfigurable IC.
  92. New Bernard J., Method and apparatus for controlling the partial reconfiguration of a field programmable gate array.
  93. Caldwell, Andrew; Schmit, Herman; Teig, Steven, Method and apparatus for decomposing functions in a configurable IC.
  94. Caldwell, Andrew; Schmit, Herman; Teig, Steven, Method and apparatus for decomposing functions in a configurable IC.
  95. Caldwell, Andrew; Teig, Steven, Method and apparatus for function decomposition.
  96. Rohe, Andre; Teig, Steven, Method and apparatus for identifying connections between configurable nodes in a configurable integrated circuit.
  97. Rohe, Andre; Teig, Steven, Method and apparatus for identifying connections between configurable nodes in a configurable integrated circuit.
  98. Redgrave, Jason; Caldwell, Andrew; Teig, Steven, Method and apparatus for performing an operation with a plurality of sub-operations in a configurable IC.
  99. Redgrave, Jason; Hutchings, Brad; Schmit, Herman; Teig, Steven, Method and apparatus for performing shifting in an integrated circuit.
  100. Pugh, Daniel J., Method and apparatus for performing two's complement multiplication.
  101. Redgrave, Jason, Method and apparatus for reduced power cell.
  102. Raza S. Babar, Method and apparatus to generate mask programmable device.
  103. Raza S. Babar, Method and apparatus to generate mask programmable device.
  104. Mohan Sundararajarao ; Trimberger Stephen M., Method for configuring FPGA memory planes for virtual hardware computation.
  105. Schiefele, Walter P.; Krueger, Robert O., Method for creating circuit redundancy in programmable logic devices.
  106. Teig, Steven, Method for manufacturing a programmable system in package.
  107. New Bernard J., Method for self-reconfiguration of logic in a field programmable gate array.
  108. Schmit, Herman; Butts, Michael; Hutchings, Brad L.; Teig, Steven, Method of mapping a user design defined for a user design cycle to an IC with multiple sub-cycle reconfigurable circuits.
  109. Stephen M. Trimberger ; Richard A. Carberry ; Robert Anders Johnson ; Jennifer Wong, Method of time multiplexing a programmable logic device.
  110. Trimberger Stephen M. ; Carberry Richard A. ; Johnson Robert Anders ; Wong Jennifer, Method of time multiplexing a programmable logic device.
  111. Trimberger Stephen M. ; Carberry Richard A. ; Johnson Robert Anders ; Wong Jennifer, Method of time multiplexing a programmable logic device.
  112. Schmit, Herman; Butts, Michael; Hutchings, Brad L.; Teig, Steven, Non-sequentially configurable IC.
  113. Schmit, Herman; Butts, Michael; Hutchings, Brad L.; Teig, Steven, Non-sequentially configurable IC.
  114. Schmit, Herman; Butts, Michael; Hutchings, Brad L.; Teig, Steven, Non-sequentially configurable IC.
  115. Karp, James; Hart, Michael J., Operating a programmable integrated circuit with functionally equivalent configuration bitstreams.
  116. Rohe, Andre; Teig, Steven, Operational cycle assignment in a configurable IC.
  117. Rohe, Andre; Teig, Steven, Operational cycle assignment in a configurable IC.
  118. Rohe, Andre; Teig, Steven, Operational cycle assignment in a configurable IC.
  119. Rohe, Andre; Teig, Steven, Operational cycle assignment in a configurable IC.
  120. Rohe,Andre; Teig,Steven, Operational cycle assignment in a configurable IC.
  121. Rohe, Andre; Teig, Steven; Schmit, Herman; Redgrave, Jason; Caldwell, Andrew, Operational time extension.
  122. Rohe, Andre; Teig, Steven; Schmit, Herman; Redgrave, Jason; Caldwell, Andrew, Operational time extension.
  123. Trimberger Stephen M., Optimizing and operating a time multiplexed programmable logic device.
  124. New Bernard J. ; Erickson Charles R., Partially reconfigurable FPGA and method of operating same.
  125. Pugh, Daniel J.; Redgrave, Jason; Caldwell, Andrew, Performing mathematical and logical operations in multiple sub-cycles.
  126. Choquette Jack H., Processor with multiple execution units and local and global register bypasses.
  127. Ward, Derek, Programmable controller for use with monitoring device.
  128. Trimberger, Stephen M., Programmable interconnect element and method of implementing a programmable interconnect element.
  129. Ward, Derek, Programmable logic controller and related electronic devices.
  130. Trimberger Stephen M. ; Carberry Richard A. ; Johnson Robert Anders ; Wong Jennifer, Programmable logic device including configuration data or user data memory slices.
  131. El Ayat Khaled A. (Cupertino CA) Bakker Gregory W. (Sunnyvale CA) Lien Jung-Cheun (San Jose CA) Plants William C. (Santa Clara CA) Kaptanoglu Sinan (San Carlos CA) Gopisetty Runip (Los Gatos CA) Chan, Programmable logic module and architecture for field programmable gate array device.
  132. Hutchings, Brad; Redgrave, Jason; Teig, Steven; Schmit, Herman, Random access of user design states in a configurable IC.
  133. New Bernard J. ; Johnson Robert Anders ; Wittig Ralph ; Mohan Sundarajarao, Rapidly reconfigurable FPGA having a multiple region architecture with reconfiguration caches useable as data RAM.
  134. New Bernard J. ; Johnson Robert Anders ; Wittig Ralph ; Mohan Sundararajarao, Rapidly reconfigurable FPGA having a multiple region architecture with reconfiguration caches useable as data RAM.
  135. Voogel, Martin; Redgrave, Jason; Chandler, Trevis, Reading configuration data from internal storage node of configuration storage circuit.
  136. Teig, Steven; Schmit, Herman; Redgrave, Jason, Reconfigurable IC that has sections running at different looperness.
  137. Teig, Steven; Schmit, Herman; Redgrave, Jason, Reconfigurable IC that has sections running at different reconfiguration rates.
  138. Teig, Steven; Schmit, Herman; Redgrave, Jason, Reconfigurable IC that has sections running at different reconfiguration rates.
  139. John Morelli ; H. Richard Kendall, Reconfigurable logic for a computer.
  140. Caldwell,Andrew; Redgrave,Jason, Replacing circuit design elements with their equivalents.
  141. Weber, Scott J.; Ebeling, Christopher D.; Caldwell, Andrew; Teig, Steven; Callahan, Timothy J.; Nguyen, Hung Q.; Sun, Shangzhi; Yeole, Shilpa V., Rescaling.
  142. Weber, Scott J.; Ebeling, Christopher D.; Caldwell, Andrew; Teig, Steven; Callahan, Timothy J.; Nguyen, Hung Q.; Sun, Shangzhi; Yeole, Shilpa V., Rescaling.
  143. Hutchings, Brad; Teig, Steven; Gupta, Amit, Restructuring data from a trace buffer of a configurable IC.
  144. Hutchings, Brad; Teig, Steven; Schmit, Herman; Redgrave, Jason, Retrieving data from a configurable IC.
  145. Hutchings, Brad; Redgrave, Jason; Khubchandani, Teju; Schmit, Herman; Teig, Steven, Runtime loading of configuration data in a configurable IC.
  146. Hutchings, Brad; Redgrave, Jason; Khubchandani, Teju; Schmit, Herman; Teig, Steven, Runtime loading of configuration data in a configurable IC.
  147. Hutchings,Brad; Redgrave,Jason; Khubchandani,Teju; Schmit,Herman; Teig,Steven, Runtime loading of configuration data in a configurable IC.
  148. Caldwell, Andrew; Teig, Steven, Sequential delay analysis by placement engines.
  149. Redgrave, Jason, Storage elements for a configurable IC and method and apparatus for accessing data stored in the storage elements.
  150. Redgrave, Jason, Storage elements for a configurable IC and method and apparatus for accessing data stored in the storage elements.
  151. Redgrave, Jason, Storage elements for a configurable IC and method and apparatus for accessing data stored in the storage elements.
  152. Redgrave, Jason, Storage elements for a configurable IC and method and apparatus for accessing data stored in the storage elements.
  153. Redgrave, Jason, Storage elements for a configurable IC and method and apparatus for accessing data stored in the storage elements.
  154. Schmit, Herman; Caldwell, Andrew; Hutchings, Brad; Redgrave, Jason; Teig, Steven, System and method for providing a virtual memory architecture narrower and deeper than a physical memory architecture.
  155. Schmit, Herman; Caldwell, Andrew; Hutchings, Brad; Redgrave, Jason; Teig, Steven, System and method for providing a virtual memory architecture narrower and deeper than a physical memory architecture.
  156. Schmit, Herman; Teig, Steven; Hutchings, Brad, System and method for providing more logical memory ports than physical memory ports.
  157. Schmit, Herman; Teig, Steven; Hutchings, Brad, System and method for providing more logical memory ports than physical memory ports.
  158. Huang, Randy R.; Voogel, Martin; Hu, Jingcao; Teig, Steven, System and method for reducing reconfiguration power.
  159. Sundararajarao Mohan ; Stephen M. Trimberger, System and method of computation in a programmable logic device using virtual instructions.
  160. Schmit, Herman; Pugh, Daniel J.; Teig, Steven, System and method of mapping memory blocks in a configurable integrated circuit.
  161. Schmit, Herman; Pugh, Daniel J.; Teig, Steven, System and method of providing a memory hierarchy.
  162. Teig, Steven, System in package and method of creating system in package.
  163. Teig, Steven, System in package with heat sink.
  164. Tuan, Tim, Time-multiplexed, asynchronous device.
  165. Teig, Steven; Caldwell, Andrew, Timing operations in an IC with configurable circuits.
  166. Teig, Steven; Caldwell, Andrew, Timing operations in an IC with configurable circuits.
  167. Hutchings, Brad; Caldwell, Andrew; Teig, Steven, Translating a user design in a configurable IC for debugging the user design.
  168. Hutchings,Brad; Redgrave,Jason, Transport network for a configurable IC.
  169. Hutchings, Brad; Redgrave, Jason; Huang, Dai; Teig, Steven, Trigger circuits and event counters for an IC.
  170. Pugh, Daniel J.; Schmit, Herman; Redgrave, Jason; Caldwell, Andrew, Use of hybrid interconnect/logic circuits for multiplication.
  171. Redgrave, Jason, User registers implemented with routing circuits in a configurable IC.
  172. Redgrave, Jason, User registers implemented with routing circuits in a configurable IC.
  173. Redgrave, Jason; Schmit, Herman, User registers implemented with routing circuits in a configurable IC.
  174. Redgrave, Jason, Users registers implemented with routing circuits in a configurable IC.
  175. Schmit,Herman; Redgrave,Jason, Users registers in a reconfigurable IC.
  176. Schmit, Herman; Teig, Steven, VPA interconnect circuit.
  177. Schmit,Herman; Teig,Steven, VPA logic circuits.
  178. Hutchings, Brad, Variable width management for a memory of a configurable IC.
  179. Hutchings, Brad, Variable width writing to a memory of an IC.
  180. Pedersen,Bruce B, Versatile RAM for programmable logic device.
  181. Schmit, Herman; Teig, Steven, Via programmable gate array with offset bit lines.
  182. Schmit, Herman; Teig, Steven, Via programmable gate array with offset direct connections.
  183. Freidin Philip M., Virtual high density programmable integrated circuit having addressable shared memory cells.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로