$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Lock protocol for PCI bus using an additional "superlock" signal on the system bus 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-013/38
  • G06F-015/17
출원번호 US-0775130 (1996-12-31)
발명자 / 주소
  • Michels Peter
  • Pettey Christopher J.
  • Seeman Thomas R.
  • Hausauer Brian S.
출원인 / 주소
  • Compaq Computer Corp.
대리인 / 주소
    Williams, Morgan & Amerson, P.C.
인용정보 피인용 횟수 : 37  인용 특허 : 2

초록

A computer system has a processor bus under control of the microprocessor itself, and this bus communicates with main memory, providing high-performance access for most cache fill operations. In addition, the system includes one or more expansion buses, preferably of the PCI type in the example embo

대표청구항

[ What is claimed is:] [1.] A method of operating a system, the system including first and second CPUs directly coupled to a system bus, and first and second expansion buses coupled to the system bus by first and second bridges that are coupled in parallel to the system bus, the method comprising:in

이 특허에 인용된 특허 (2)

  1. Davis Barry R. ; Goble Scott, Method and apparatus providing programmable decode modes for secondary PCI bus interfaces.
  2. Tipley Roger E. (Houston TX), Split transaction protocol for the peripheral component interconnect bus.

이 특허를 인용한 특허 (37)

  1. Retter, Eric E.; Meaney, Patrick J.; Papazova, Vesselina K.; Gilda, Glenn D.; Hodges, Mark R., Address mapping including generic bits for universal addressing independent of memory type.
  2. Gandhi Wishwesh ; Trieu Tuong ; Gadagkar Ashish ; Bogin Zohar ; Lent David D., Avoiding deadlock by storing non-posted transactions in an auxiliary buffer when performing posted and non-posted bus transactions from an outbound pipe.
  3. Arataki,Nina, Bus bridge device.
  4. Solomon, Gary A., Data transfer through a bridge.
  5. Van Huben, Gary A.; Meaney, Patrick J.; Dodson, John S.; Rider, Scot H.; Gregerson, James C.; Retter, Eric E.; Baysah, Irving G.; Gilda, Glenn D.; Curley, Lawrence D.; Papazova, Vesselina K., Dual asynchronous and synchronous memory system.
  6. Van Huben, Gary A.; Meaney, Patrick J.; Dodson, John S.; Rider, Scot H.; Gregerson, James C.; Retter, Eric E.; Baysah, Irving G.; Gilda, Glenn D.; Curley, Lawrence D.; Papazova, Vesselina K., Dual asynchronous and synchronous memory system.
  7. Gilda, Glenn D.; Hodges, Mark R.; Papazova, Vesselina K.; Meaney, Patrick J., Early data delivery prior to error detection completion.
  8. Gilda, Glenn D.; Hodges, Mark R.; Papazova, Vesselina K.; Meaney, Patrick J., Early data delivery prior to error detection completion.
  9. Hodges, Mark R.; Papazova, Vesselina K.; Meaney, Patrick J., First-in-first-out queue-based command spreading.
  10. Leete,Brian A.; Howard,John S.; Hosler,Brad W., Method and apparatus for dual queue head processing of interrupt endpoints.
  11. Kumar, Harish; Baktha, Aravindh; Upton, Mike D.; Venkatraman, KS; Hum, Herbert H.; Zhang, Zhongying, Method and apparatus for handling locks.
  12. Clohset, Steve J.; Trieu, Tuong P.; Gandhi, Wishwesh, Method and apparatus for improving read latency for processor to system memory read transactions.
  13. Richard H. Van Gaasbeck, Method and apparatus for performing high bandwidth low latency programmed I/O writes by passing tokens.
  14. Ajanovic, Jasmin, Method and apparatus for reducing flow control and minimizing interface acquisition latency in a hub interface.
  15. Dobson, William Gordon Keith; Danzig, Joel, Method and interface for improved efficiency in performing bus-to-bus read data transfers.
  16. Ravi Kumar Arimilli ; Leo James Clark ; James Stephen Fields, Jr. ; Guy Lynn Guthrie, Multiprocessor system in which a cache serving as a highest point of coherency is indicated by a snoop response.
  17. Beukema, Bruce Leroy; Fuhs, Ronald Edward; Hinz, Kenneth Claude, Ordering mechanism, ordering method and computer program product for implementing PCI peer to functions.
  18. Drottar, Ken; Dunning, David S., Packet format for a distributed system.
  19. Drottar, Ken; Dunning, David S., Packet format for a distributed system.
  20. Drottar, Ken; Dunning, David S., Packet format for a distributed system.
  21. Gilda, Glenn D.; Meaney, Patrick J.; Papazova, Vesselina K.; Dodson, John S., Reestablishing synchronization in a memory system.
  22. Hodges, Mark R.; Baysah, Irving G.; Dodson, John S.; Meaney, Patrick J.; Gilda, Glenn D., Replay suspension in a memory system.
  23. Eckermann, Benjamin C.; Murdock, Brett W.; Moyer, William C., Selective transaction request processing at an interconnect during a lockout.
  24. Garney, John I.; Howard, John S., Split Transaction protocol for a bus system.
  25. Garney, John I.; Howard, John S., Split transaction protocol for a bus system.
  26. Garney, John I.; Howard, John S., Split transaction protocol for a bus system.
  27. Garney, John I.; Howard, John S., Split transaction protocol for a bus system.
  28. Garney, John I.; Howard, John S., Split transaction protocol for a bus system.
  29. Garney, John I.; Howard, John S., Split transaction protocol for a bus system.
  30. Garney, John I.; Howard, John S., Split transaction protocol for a bus system.
  31. Meaney, Patrick J.; Gilda, Glenn D.; Retter, Eric E.; Dodson, John S.; Van Huben, Gary A.; Michael, Brad W.; Powell, Stephen J., Synchronization and order detection in a memory system.
  32. Pannell, Roger D., System and method for increasing the count of outstanding split transactions.
  33. James W. Meyer ; Paul A. Laberge, System for peer-to-peer mastering over a computer bus.
  34. Jones, Andrew M.; Carey, John A.; Hasegawa, Atsushi, Systems and methods for providing single-packet and multi-packet transactions in an integrated circuit.
  35. Gilda, Glenn D.; Hodges, Mark R.; Papazova, Vesselina K.; Retter, Eric E., Tagging in memory control unit (MCU).
  36. Garney, John I.; Howard, John S., Transaction scheduling for a bus system in a multiple speed environment.
  37. Ajanovic,Jasmin; Harriman,David, Virtual wire signaling.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로