$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Dielectric-polysilicon-dielectric-polysilicon-dielectric antifuse for field programmable logic application 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-029/00
출원번호 US-0571615 (1995-12-13)
발명자 / 주소
  • Chen Wenn-Jei
출원인 / 주소
  • Actel Corporation
대리인 / 주소
    Schafer
인용정보 피인용 횟수 : 35  인용 특허 : 90

초록

A novel antifuse structure includes a novel antifuse material layer comprises a first dielectric layer, a first polysilicon layer (which may optionally be lightly doped) disposed over the first dielectric layer, and a second dielectric layer disposed over the first polysilicon layer. The dielectric

대표청구항

[ What is claimed is:] [1.] An antifuse structure comprising:a lower antifuse electrode;an antifuse material layer disposed over and in electrical contact with said lower antifuse electrode; andan upper antifuse electrode disposed over and in electrical contact with said antifuse material layer;said

이 특허에 인용된 특허 (90)

  1. Hawley Frank W. (Campbell CA) Yeouchung Yen (San Jose CA), Above via metal-to-metal antifuse.
  2. Forouhi Abdul R. ; Hawley Frank W. ; McCollum John L. ; Yen Yeouchung, Above via metal-to-metal antifuses incorporating a tungsten via plug.
  3. Boardman William J. (San Jose CA) Chan David P. (San Ramon CA) Chang Kuang-Yeh (Los Gatos CA) Gabriel Calvin T. (Pacifica CA) Jain Vivek (Milpitas CA) Nariani Subhash R. (San Jose CA), Anti-fuse structures and methods for making same.
  4. Crafts Harold S. ; Moll Maurice M., Antifuse device for use on a field programmable interconnect chip.
  5. Bhattacharyya Arup ; Geffken Robert M. ; Lam Chung H. ; Leidy Robert K., Antifuse structure.
  6. Zheng Jiazhen,SGX ; Chan Lap, Antifuse structure and method for manufacturing it.
  7. Chen Kueing-Long (Plano TX) Shah Ashwin H. (Dallas TX) Liu David K. (Sunnyvale CA), Antifuse structure and method of fabrication.
  8. Zhang Guobiao (Elcerrito CA) Hu Chenming (Alamo CA) Chiang Steve S. (Saratoga CA), Antifuse structure suitable for VLSI application.
  9. Han Yu-Pin ; Loh Ying-Tsong ; Sanchez Ivan, Antifuse structures.
  10. Zhang Guobiao, Antifuse structures with improved manufacturability.
  11. McCollum John L., Antifuse with improved antifuse material.
  12. Dixit Pankaj (San Jose CA), Antifuse with nonstoichiometric tin layer and method of manufacture thereof.
  13. Iranmanesh Ali A. (Sunnyvale CA), Antifuse with silicon spacers.
  14. Lowrey Tyler A. (Boise ID) Lee Ruojia (Boise ID), Array of read-only memory cells, eacch of which has a one-time, voltage-programmable antifuse element constructed within.
  15. Gussman Robert L. (Limerick IEX), Automated burn-in system.
  16. Lytle Steven A. (Bethlehem PA), Buried antifuse.
  17. Freeman Ross H. (San Jose CA), Configurable electrical circuit having configurable logic elements and configurable interconnects.
  18. Hollingsworth Deems R. (Missouri City TX), Deep polysilicon emitter antifuse memory cell.
  19. Lee Roger R. (Boise ID) Lowrey Tyler A. (Boise ID) Durcan D. Mark (Boise ID), Double digitlines for multiple programming of prom applications and other anti-fuse circuit element applications.
  20. McCollum John L., Double half via antifuse.
  21. Blech Ilan A. (Sunnyvale CA) Gerzberg Levy (Pala Alto CA) Shacham Yosef Y. (Haifa CA ILX) Sinar Alexander (Cupertino CA) Sirkin Eric R. (Palo Alto CA), Double layer voltage-programmable device and method of manufacturing same.
  22. Kubota Hideko (Suwa JPX), Dual antifuse memory device.
  23. Forouhi Abdul R. (San Jose CA) Hamdy Esmat Z. (Fremont CA) Hu Chenming (Alamo CA) McCollum John L. (Saratoga CA), Electrically programmable antifuse and fabrication processes.
  24. Husher John D. (Los Altos Hills CA) Forouhi Abdul R. (San Jose CA), Electrically programmable antifuse element.
  25. McCollum John L. (Saratoga CA) Chen Shih-Ou (Fremont CA), Electrically programmable antifuse element incorporating a dielectric and amorphous silicon interlayer.
  26. Conn Robert O., Electrically programmable antifuse using metal penetration of a P-N junction.
  27. Gambino Jeffrey P. (Gaylordsville CT) Schepis Dominic J. (Wappingers Falls NY) Seshan Krishna (Beacon NY), Electrically programmable antifuse using metal penetration of a junction.
  28. Lee Roger R. (Boise ID), Electrically programmable low resistive antifuse element.
  29. Hamdy Esmat Z. (Fremont CA) Mohsen Amr M. (Saratoga CA) McCullum John L. (Saratoga CA), Electrically-programmable low-impedance anti-fuse element.
  30. Hamdy Esmat Z. (Fremont CA) Mohsen Amr M. (Saratoga CA) McCullum John L. (Saratoga CA) Chen Shih-Ou (Fremont CA) Chiang Steve S. (Saratoga CA), Electrically-programmable low-impedance anti-fuse element.
  31. Cox William D. (Milpitas CA), Field programmable antifuse device and programming method therefor.
  32. Magel Gregory A. (Dallas TX) Stoltz Richard A. (Plano TX), Fuse and antifuse reprogrammable link for integrated circuits.
  33. Whitten Ralph G. (San Jose CA), Fusible link structure for integrated circuits.
  34. Tamamura Masaya (Inagi JPX) Emori Shinji (Urawa JPX) Watanabe Yoshio (Kawasaki JPX) Shimotsuhama Isao (Kawasaki JPX), Gate array device having macro cells for forming master and slave cells of master-slave flip-flop circuit.
  35. Dixit Pankaj (San Jose CA) Ingram ; III William P. (Los Altos CA) Holzworth Monta R. (Santa Clara CA) Klein Richard (Mountain View CA), Improved method of fabricating antifuses in an integrated circuit device and resulting structure.
  36. Cohen Simon S. (Burlington MA), Incoherent radiation regulated voltage programmable link.
  37. Jones Gary W. (Sugarland TX), Insulator and metallization method for VLSI devices with anisotropically-etched contact holes.
  38. Kwok Siang P. (Dallas TX) Wang Shoue-Jen (Plano TX), Limited metal reaction for contact cleaning and improved metal-to-metal antifuse contact cleaning method.
  39. Cutter Douglas J. ; Beigel Kurt D. ; Ho Fan, Low currency redundancy anti-fuse method and apparatus.
  40. Eltoukhy Abdelshafy A. (San Jose CA) Bakker Gregory W. (Sunnyvale CA) Hu Chenming (Alamo CA), Low voltage programming antifuse and transistor breakdown method for making same.
  41. Iranmanesh Ali (Sunnyvale CA), Low-capacitance, plugged antifuse and method of manufacture therefor.
  42. McCollum John L. (Saratoga CA) Forouhi Abdul R. (San Jose CA), Low-temperature process metal-to-metal antifuse employing silicon link.
  43. Chen Wenn-Jei (1462 Saskatchewan Sunnyvale CA 94087) Chiang Steve S. (19937 Scotland Dr. Saratoga CA 95070) Hawley Frank W. (1360 Capri Dr. Campbell CA 95008), Metal-to-metal antifuse including etch stop layer.
  44. Chen Wenn-Jei (Sunnyvale CA) Chiang Steve S. (Saratoga CA) Hawley Frank W. (Campbell CA), Metal-to-metal antifuse including etch stop layer.
  45. Tigelaar Howard L. (Allen TX) Misium George (Plano TX), Metal-to-metal antifuse structure.
  46. Spratt David B. (Plano TX) Chen Kueing-Long (Plano TX), Method and device for controlling current in a circuit.
  47. Pintchovski Faivel (Austin TX) Tobin Philip J. (Austin TX), Method for making a w/tin contact.
  48. Boardman William J. (San Jose CA) Chan David P. (San Ramon CA) Chang Kuang-Yeh (Los Gatos CA) Gabriel Calvin T. (Pacifica CA) Jain Vivek (Milpitas CA) Nariani Subhash R. (San Jose CA), Method for making anti-fuse structures.
  49. Boardman William J. (San Jose CA) Chan David P. (San Ramon CA) Chang Kuang-Yeh (Los Gatos CA) Gabriel Calvin T. (Pacifica CA) Jain Vivek (Milpitas CA) Nariani Subhash R. (San Jose CA), Method for making cusp-free anti-fuse structures.
  50. Chang Kuang-Yeh (Los Gatos CA), Method for making multi-level antifuse structure.
  51. Hall Stacy W. (San Antonio TX) Delgado Miguel A. (San Antonio TX), Method for manufacturing anti-fuse structures.
  52. Roesner Bruce B. (Poway CA), Method for reducing resistance for programmed antifuse.
  53. Birkner John M. (Portola Valley CA) Martin David T. (Santa Clara CA) Wong Richard J. (Milpitas CA), Method of determining an electrical characteristic of an antifuse and apparatus therefor.
  54. Ellsworth Daniel L. (Fort Collins CO) Sullivan Paul A. (Fort Collins CO), Method of fabricating a high density, low power, merged vertical fuse/bipolar transistor.
  55. Tung Yingsheng (Plano TX) Montgomery Scott (Plano TX), Method of forming an antifuse.
  56. McCollum John L. (Saratoga CA), Method of forming an antifuse element with substantially reduced capacitance using the LOCOS technique.
  57. Sato Noriaki (Machida JPX) Imaoka Kazunori (Komae JPX), Method of making a BIC memory cell having contact openings with straight sidewalls and sharp-edge rims.
  58. Lowrey Tyler A. (Boise ID) Duesman Kevin G. (Boise ID) Cloud Eugene H. (Boise ID), Method of making a DRAM capacitor for use as an programmable antifuse for redundancy repair/options on a DRAM.
  59. Zheng Jiazhen (Singapore SGX) Chan Lap (San Francisco CA), Method of making a dual damascene antifuse structure.
  60. Bhushan Bharat (Santa Clara CA), Method of making a field programmable read only memory (ROM) cell using an amorphous silicon fuse with buried contact po.
  61. Cohen Simon S. (Burlington MA), Method of making electrically programmable link structures.
  62. McPherson Roger K. (Stafford TX), Method of making high density VMOS electrically-programmable ROM.
  63. Lowrey Tyler A. (Boise ID) Lee Ruojia (Boise ID), Method of making memory devices utilizing one-sided ozone teos spacers.
  64. El-Ayat Khaled A. (Palo Alto) Hayes Kenneth D. (San Jose) Speers Theodore M. (San Leandro) Bakker Gregory W. (Sunnyvale CA), Methods for preventing disturbance of antifuses during programming.
  65. Chen Shih-Oh (Fremont CA) Chiang Steve S. (Saratoga CA) Bakker Gregory W. (Sunnyvale CA), Misalignment tolerant antifuse.
  66. Hart Michael J. ; Look Kevin T. ; Karpovich Yakov, Multilayer amorphous silicon antifuse.
  67. Yamauchi Yoshimitsu (Yamatokoriyama JPX) Tanaka Kenichi (Nara JPX) Sakiyama Keizo (Kashihara JPX), Non-volatile memory.
  68. Lowrey Tyler A. (Boise ID) Lee Ruojia (Boise ID), One-sided ozone TEOS spacer.
  69. Dixit Pankaj (San Jose CA) Holzworth Monta R. (Santa Clara CA) Klein Richard (Mountain View CA) Ingram ; III William P. (Los Altos CA), Plug contact with antifuse.
  70. Chiang David (Saratoga CA), Power management for programmable logic devices.
  71. Husher John D. (Los Altos Hills CA) Forouhi Abdul R. (San Jose CA), Process for fabricating electrically programmable antifuse element.
  72. Kang Sang-Won,KRX ; Baek Jong-Tae,KRX, Programmable anti-fuse device and method for manufacturing the same.
  73. Hsu Fu-Chieh (Saratoga CA) Pai Pei-Lin (Cupertino CA), Programmable antifuse structure, process, logic cell and architecture for programmable integrated circuits.
  74. Chen Cheing-Long (Plano TX) Liu David K. (Dallas TX) Tigelaar Howard L. (Allen TX), Programmable gate array and methods for its fabrication.
  75. Choi Kyu H. (Santa Clara CA), Programmable interconnect device and method of manufacturing same.
  76. Gordon Kathryn E. (Mountain View CA) Wong Richard J. (Milpitas CA), Programmable interconnect structures and programmable integrated circuits.
  77. Mohsen Amr M. (Saratoga CA) Hamdy Esmat Z. (Fremont CA) McCullum John L. (Saratoga CA), Programmable low impedance anti-fuse element.
  78. Mohsen Amr M. (Saratoga CA) Hamdy Esmat Z. (Fremont CA) McCullum John L. (Saratoga CA), Programmable low impedance anti-fuse element.
  79. Hamdy Esmat Z. (Fremont CA) Mohsen Amr M. (Saratoga CA) McCullum John L. (Saratoga CA), Programmable low-impedance anti-fuse element.
  80. Tsang Wai M. (Beaverton OR) Hu Daniel C. (Los Altos Hills CA) Khong Dong T. (Singapore SGX), Programmable semiconductor antifuse structure and method of fabricating.
  81. Tsang Wai M. (Beaverton OR) Hu Daniel C. (Los Altos Hills CA) Khong Dong T. (Singapore SGX), Programmable semiconductor antifuse structure and method of fabricating.
  82. Gordon Kathryn E. (Mountain View CA) Chan Andrew K. (Palo Alto CA), Programming of antifuses.
  83. McCollum John L. ; Hawley Frank W., Reduced leakage antifuse fabrication method.
  84. Favreau David P. (Coopersburg PA), Self-aligned vertical antifuse.
  85. Gordon Kathryn E. (Palo Alto CA) Jenq Ching S. (San Jose CA), Semiconductor antifuse structure and method.
  86. Hirakawa Kazuki (Suwa JPX), Semiconductor device.
  87. Shepherd William H. ; Chiang Steve S. ; Xie John Y., Use of conductive particles in a nonconductive body as an integrated circuit antifuse.
  88. Cohen Simon S. (Burlington MA) Raffel Jack I. (Lexington MA), Voltage programmable links programmed with low current transistors.
  89. Stopper Herbert (Orchard Lake MI) Perkins Cornelius C. (Brimingham MI), Wafer and method of making same.
  90. Delgado Miguel A. (San Antonio TX) Hall Stacy W. (San Antonio TX), Wet/dry anti-fuse via etch.

이 특허를 인용한 특허 (35)

  1. Bulovic, Vladimir; Mandell, Aaron; Perlman, Andrew, Addressable and electrically reversible memory switch.
  2. Randhir P. S. Thakur ; Garry A. Mercaldi ; Michael Nuttall, Capacitor/antifuse structure having a barrier-layer electrode and improved barrier layer.
  3. Randhir P. S. Thakur ; Garry A. Mercaldi ; Michael Nuttall, Capacitor/antifuse structure having a barrier-layer electrode and improved barrier layer.
  4. Thakur, Randhir P. S.; Mercaldi, Garry A.; Nuttall, Michael, Capacitor/antifuse structure having a barrier-layer electrode and improved barrier layer.
  5. Thakur, Randhir P. S.; Mercaldi, Garry A.; Nuttall, Michael, Capacitor/antifuse structure having a barrier-layer electrode and improved barrier layer.
  6. Mandell, Aaron; Perlman, Andrew, Floating gate memory device using composite molecular material.
  7. Knall, N. Johan, Memory cell with antifuse layer formed at diode junction.
  8. Krieger, Juri H.; Yudanov, Nikolai, Memory device.
  9. Krieger, Juri H.; Yudanov, Nikolai, Memory device.
  10. Krieger, Juri H.; Yudanov, Nikolai, Memory device.
  11. Krieger, Juri H.; Yudanoy, Nikolai, Memory device.
  12. Krieger, Juri H.; Yudanov, N. F., Memory device with a self-assembled polymer film and method of making the same.
  13. Krieger, Juri H.; Yudanov, Nikolai, Memory device with active and passive layers.
  14. Krieger, Juri H.; Yudanov, Nikolai, Memory device with active passive layers.
  15. Tajima, Ryota; Tokunaga, Hajime, Method for manufacturing semiconductor device having antifuse with semiconductor and insulating films as intermediate layer.
  16. Thakur, Randhir P. S.; Mercaldi, Garry A.; Nuttall, Michael; Chen, Shenline; Ping, Er Xuan, Methods for enhancing capacitors having roughened features to increase charge-storage capacity.
  17. Thakur, Randhir P. S.; Mercaldi, Garry A.; Nuttall, Michael; Chen, Shenline; Ping, Er-Xuan, Methods for enhancing capacitors having roughened features to increase charge-storage capacity.
  18. Thakur,Randhir P. S.; Mercaldi,Garry A.; Nuttall,Michael; Chen,Shenlin; Ping,Er Xuan, Methods for enhancing capacitors having roughened features to increase charge-storage capacity.
  19. Thakur,Randhir P. S.; Mercaldi,Garry A.; Nuttall,Michael; Chen,Shenlin; Ping,Er Xuan, Methods for enhancing capacitors having roughened features to increase charge-storage capacity.
  20. Krieger, Juri H.; Yudanov, Nikolay F., Molecular memory cell.
  21. Krieger,Juri H; Yudanov,Nicolay F, Molecular memory cell.
  22. Bulovic, Vladimir; Mandell, Aaron; Perlman, Andrew, Molecular memory device.
  23. Kingsborough,Richard P.; Sokolik,Igor, Organic thin film Zener diodes.
  24. Johnson, Mark G.; Lee, Thomas H.; Subramanian, Vivek; Farmwald, Paul Michael; Cleeves, James M., Pillar-shaped nonvolatile memory and method of fabrication.
  25. Bulovic, Vladimir; Mandell, Aaron; Perlman, Andrew, Reversible field-programmable electric interconnects.
  26. Bulovic,Vladimir; Mandell,Aaron; Perlman,Andrew, Reversible field-programmable electric interconnects.
  27. Tajima, Ryota; Tokunaga, Hajime, Semiconductor device having a plurality of antifuse memory cells.
  28. Herner, S. Brad, Silicide-silicon oxide-semiconductor antifuse device and method of making.
  29. Herner, S. Brad, Silicide-silicon oxide-semiconductor antifuse device and method of making.
  30. Herner,S. Brad, Silicide-silicon oxide-semiconductor antifuse device and method of making.
  31. Johnson, Mark G.; Knall, N. Johan; Herner, S. Brad, Silicon nitride antifuse for use in diode-antifuse memory arrays.
  32. Johnson, Mark G.; Lee, Thomas H.; Subramanian, Vivek; Farmwald, Paul Michael; Cleeves, James M., Three-dimensional nonvolatile memory and method of fabrication.
  33. Johnson, Mark G.; Lee, Thomas H.; Subramanian, Vivek; Farmwald, Paul Michael; Cleeves, James M., Vertically stacked field programmable nonvolatile memory and method of fabrication.
  34. Johnson, Mark G.; Lee, Thomas H.; Subramanian, Vivek; Farmwald, Paul Michael; Cleeves, James M., Vertically stacked field programmable nonvolatile memory and method of fabrication.
  35. Subramanian, Vivek; Cleeves, James M., Vertically stacked field programmable nonvolatile memory and method of fabrication.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로