$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Apparatus and method of implementing systems on silicon using dynamic-adaptive run-time reconfigurable circuits for processing multiple, independent data and control streams of varying rates 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-015/80
출원번호 US-0032530 (1998-02-27)
발명자 / 주소
  • Roy Rupan
출원인 / 주소
  • Cognigine Corporation
인용정보 피인용 횟수 : 79  인용 특허 : 8

초록

An apparatus and method processes data in series or in parallel. Each of the processors operating may perform arithmetic-type functions, logic functions and bit manipulation functions. The processors can operate under control of a stored program, which configures each processor before or during oper

대표청구항

[ I claim:] [1.]1. An apparatus for processing data, comprising:an addressable memory for storing the data, and a plurality of instructions, and having a plurality of input/outputs, each said input/output for providing and receiving at least one selected from the data and the instructions;a pluralit

이 특허에 인용된 특허 (8)

  1. Weng Chia-Shiann (Austin TX) Kuenast Walter U. (Austin TX) Anderson Donald C. (Austin TX) Curtis Peter C. (Austin TX) Greene Richard L. (Austin TX), DSP co-processor for use on an integrated circuit that performs multiple communication tasks.
  2. Morton Steven G., DSP having a plurality of like processors controlled in parallel by an instruction word, and a control processor also c.
  3. Andreas David C. (723 Southern Dr. West Chester PA 19380) Dattorro Jon (488 Lynetree Dr. West Chester PA 19380) Mauchly J. William (199 Cassatt Rd. Berwyn PA 19312), Digital signal processor for audio applications.
  4. Tubbs Graham S. ; Abel James Charles, Function coprocessor.
  5. Gliese Jorg,DEX ; Hachmann Ulrich,DEX ; Raab Wolfgang,DEX ; Schackow Alexander,DEX ; Ramacher Ulrich,DEX ; Bruls Nikolaus,DEX ; Schuffny Rene,DEX, Image-processing processor.
  6. DeHon Andre ; Mirsky Ethan ; Knight ; Jr. Thomas F., Intermediate-grain reconfigurable processing device.
  7. Rupp Charle R., Reconfigurable computer architecture for use in signal processing applications.
  8. Balmer Keith,GBX, Synchronized MIMD multi-processing system and method inhibiting instruction fetch at other processors while one processo.

이 특허를 인용한 특허 (79)

  1. Ramchandran, Amit, Adaptable datapath for a digital processing system.
  2. Ramchandran, Amit, Adaptable datapath for a digital processing system.
  3. Ramchandran, Amit, Adaptable datapath for a digital processing system.
  4. Ramchandran, Amit, Adaptable datapath for a digital processing system.
  5. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter J., Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  6. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter J., Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  7. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  8. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive integrated circuitry with heterogenous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  9. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive processor for performing an operation with simple and complex units each comprising configurably interconnected heterogeneous elements.
  10. Master, Paul L.; Uvacek, Bohumir, Apparatus and method for adaptive multimedia reception and transmission in communication environments.
  11. Yang, Jin-Woo; Yoon, Seung-Jun, Apparatus and method for initializing system global variables by using multiple load/store instructions.
  12. Legakis, Justin S.; French, Mark J.; Molnar, Steven E.; Muliadi, Lukito, Apparatus and method for performing blit operations across parallel processors.
  13. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements.
  14. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements.
  15. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements.
  16. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, system and method for configuration of adaptive integrated circuitry having fixed, application specific computational elements.
  17. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, system and method for configuration of adaptive integrated circuitry having heterogeneous computational elements.
  18. Sandstrom, Mark Henrik, Application load adaptive multi-stage parallel data processing architecture.
  19. Sandstrom, Mark Henrik, Application load adaptive multi-stage parallel data processing architecture.
  20. Sandstrom, Mark Henrik, Application load adaptive multi-stage parallel data processing architecture.
  21. Heidari, Ghobad; Chang, Kuor Hsin; Master, Paul L.; Hogenauer, Eugene B.; Scheuermann, Walter James, Communications module, device, and method for implementing a system acquisition function.
  22. Suzuoki, Masakazu; Yamazaki, Takeshi; Hofstee, Harm Peter; Hopkins, Martin E.; Johns, Charles Ray; Kahle, James Allan; Asano, Shigehiro; Kunimatsu, Atsushi, Computer architecture and software cells for broadband networks.
  23. Suzuoki,Masakazu; Yamazaki,Takeshi; Hofstee,Harm Peter; Hopkins,Martin E.; Johns,Charles Ray; Kahle,James Allan; Asano,Shigehiro; Kunimatsu,Atsushi, Computer architecture and software cells for broadband networks.
  24. Master, Paul L.; Watson, John, Configurable hardware based digital imaging apparatus.
  25. Scheuermann, W. James; Hogenauer, Eugene B., Control node for multi-core system.
  26. Eichenberger, Alexandre E.; Wang, Kai-Ting Amy; Wu, Peng; Zhao, Peng, Efficient generation of SIMD code in presence of multi-threading and other false sharing conditions and in machines having memory protection support.
  27. Muff, Adam J.; Schardt, Paul E.; Shearer, Robert A.; Tubbs, Matthew R., Extensible execution unit interface architecture with multiple decode logic and multiple execution units.
  28. Muff, Adam J.; Schardt, Paul E.; Shearer, Robert A.; Tubbs, Matthew R., Extensible execution unit interface architecture with multiple decode logic and multiple execution units.
  29. Muff, Adam J.; Schardt, Paul E.; Shearer, Robert A.; Tubbs, Matthew R., Extensible execution unit interface architecture with multiple decode logic and multiple execution units.
  30. Muff, Adam J.; Schardt, Paul E.; Shearer, Robert A.; Tubbs, Matthew R., Extensible execution unit interface architecture with multiple decode logic and multiple execution units.
  31. Suzuoki,Masakazu; Yamazaki,Takeshi, External data interface in a computer architecture for broadband networks.
  32. Furtek, Frederick Curtis; Master, Paul L., External memory controller.
  33. Furtek, Frederick Curtis; Master, Paul L., External memory controller node.
  34. Furtek, Fredrick Curtis; Master, Paul L., External memory controller node.
  35. Furtek, Fredrick Curtis; Master, Paul L., External memory controller node.
  36. Scheuermann,Walter James, Hardware implementation of the secure hash standard.
  37. Scheuermann, W. James; Hogenauer, Eugene B., Hardware task manager.
  38. Scheuermann, W. James; Hogenauer, Eugene B., Hardware task manager.
  39. Scheuermann, W. James; Hogenauer, Eugene B., Hardware task manager.
  40. Scheuermann, W. James; Hogenauer, Eugene B., Hardware task manager.
  41. Sambhwani, Sharad; Heidari, Ghobad, Low I/O bandwidth method and system for implementing detection and identification of scrambling codes.
  42. Sambhwani, Sharad; Heidari, Ghobad, Low I/O bandwidth method and system for implementing detection and identification of scrambling codes.
  43. Sambhwani,Sharad; Heidari,Ghobad, Low I/O bandwidth method and system for implementing detection and identification of scrambling codes.
  44. Suzuoki,Masakazu; Yamazaki,Takeshi, Memory protection system and method for computer architecture for broadband networks.
  45. Fanning,Blaise B., Method and apparatus for optimizing data streaming in a computer system utilizing random access memory in a system logic device.
  46. Fanning,Blaise B., Method and apparatus for optimizing data streaming in a computer system utilizing random access memory in a system logic device.
  47. Master, Paul L., Method and system for achieving individualized protected space in an operating system.
  48. Master, Paul L., Method and system for creating and programming an adaptive computing engine.
  49. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  50. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  51. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  52. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  53. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  54. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  55. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  56. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  57. Master,Paul L.; Hogenauer,Eugene; Wu,Bicheng William; Chuang,Dan MingLun; Freeman Benson,Bjorn, Method, system and program for developing and scheduling adaptive integrated circuity and corresponding control or configuration information.
  58. Inoue, Keisuke, Methods and apparatus for achieving thermal management using processing task scheduling.
  59. Inoue, Keisuke, Methods and apparatus for achieving thermal management using processing task scheduling.
  60. Yamazaki,Takeshi, Methods and apparatus for multi-processor pipeline parallelism.
  61. Yamazaki, Takeshi, Methods and apparatus for synchronizing data access to a local memory in a multi-processor system.
  62. Neuendorffer, Stephen A.; Patel, Parimal, Methods of implementing relocatable circuits in a programmable integrated circuit device.
  63. Suzuoki, Masakazu; Yamazaki, Takeshi, Power management for processing modules.
  64. Suzuoki,Masakazu; Yamazaki,Takeshi, Processing modules for computer architecture for broadband networks.
  65. Suzuoki,Masakazu; Yamazaki,Takeshi, Processing system with dedicated local memories and busy identification.
  66. Master, Paul L., Profiling of software and circuit designs utilizing data operation analyses.
  67. Neuendorffer, Stephen A.; Patel, Parimal, Relocatable circuit implemented in a programmable logic device.
  68. Suzuoki, Masakazu; Yamazaki, Takeshi; Johns, Charles Ray; Asano, Shigehiro; Kunimatsu, Atsushi; Watanabe, Yukio, Resource dedication system and method for a computer architecture for broadband networks.
  69. Sandstrom, Mark Henrik, Scheduling application instances to configurable processing cores based on application requirements and resource specification.
  70. Master,Paul L.; Watson,John, Storage and delivery of device features.
  71. Suzuoki, Masakazu; Yamazaki, Takeshi, System and method for data synchronization for a computer architecture for broadband networks.
  72. Suzuoki, Masakazu; Yamazaki, Takeshi, System and method for data synchronization for a computer architecture for broadband networks.
  73. Suzuoki, Masakazu; Yamazaki, Takeshi, System and method for data synchronization for a computer architecture for broadband networks.
  74. Suzuoki, Masakazu; Yamazaki, Takeshi, System and method for data synchronization for a computer architecture for broadband networks.
  75. Suzuoki, Masakazu; Yamazaki, Takeshi, System and method for data synchronization for a computer architecture for broadband networks.
  76. Liland, Eivind; Richter, Thomas, System and method of data processing.
  77. Master, Paul L.; Watson, John, System for adapting device standards after manufacture.
  78. Master, Paul L.; Watson, John, System for authorizing functionality in adaptable hardware devices.
  79. Katragadda, Ramana; Spoltore, Paul; Howard, Ric, Task definition for specifying resource requirements.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로