$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Hardware-software co-synthesis of hierarchical heterogeneous distributed embedded systems 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-017/50
  • G06F-009/00
  • G06F-015/00
  • G06F-015/76
출원번호 US-0025537 (1998-02-17)
발명자 / 주소
  • Dave Bharat P.
  • Jha Niraj K.
출원인 / 주소
  • Lucent Technologies Inc.
대리인 / 주소
    Mendelsohn
인용정보 피인용 횟수 : 102  인용 특허 : 13

초록

Hardware-software co-synthesis of an embedded system architecture entails partitioning of its specification into hardware and software modules such that its real-time and other constraints are met. Embedded systems are generally specified in terms of a set of acyclic task graphs. For medium-to-large

대표청구항

[ What is claimed is:] [1.]1. A method for designing the architecture of an embedded system, comprising:(a) a pre-processing phase comprising the step of parsing one or more task graphs, one or more architectural hints, one or more system/task constraints, and a resource library for the embedded sys

이 특허에 인용된 특허 (13)

  1. Dave Bharat P. ; Jha Niraj K., Cluster-based hardware-software co-synthesis of heterogeneous distributed embedded systems.
  2. Dave Bharat P. ; Jha Niraj K., Concurrent hardware-software co-synthesis of hard real-time aperiodic and periodic specifications of embedded system architectures.
  3. Ferguson Edward E. (Plano TX) Cook Dexter S. (Carrollton TX), Critical task scheduling for real-time systems.
  4. Rompaey Karl Van,BEX ; Verkest Diederik,BEX ; Vanhoof Jan,BEX ; Lin Bill,BEX ; Bolsens Ivo,BEX ; De Man Hugo,BEX, Design environment and a design method for hardware/software co-design.
  5. Dave Bharat P. ; Jha Niraj K., Hardware-software co-synthesis of heterogeneous distributed embedded systems for low overhead fault tolerance.
  6. Bayer Nimrod (7 Gordon Street Givataim ILX) Ginosar Ran (Nofit 104 (near Tivon) ILX), High flow-rate synchronizer/scheduler apparatus and method for multiprocessors.
  7. Austin Edward B. (Woodbridge VA) Robertson Jeffrey E. (Manassas VA), Method for compiling a master task definition data set for defining the logical data flow of a distributed processing ne.
  8. Blelloch Guy E. ; Gibbons Phillip B. ; Matias Yossi, Methods and means for scheduling parallel processors.
  9. Prasanna G.N. Srinivasa, Multiprocessor scheduling and execution.
  10. Kartalopoulos Stamatios V. (Clinton Township ; Hunterdon County NJ), Optimal parallel processor architecture for real time multitasking.
  11. Shafer Stephen Ray ; Ghose Kanad, Parallel program execution time with message consolidation.
  12. Umekita Kazuhiro (Ibaraki JPX) Kametani Masatsugu (Tsuchiura JPX), Program parallelizing apparatus capable of optimizing processing time.
  13. Dave Bharat P. ; Jha Niraj K. ; Lakshminarayana Ganesh, Scheduling-based hardware-software co-synthesis of heterogeneous distributed embedded systems.

이 특허를 인용한 특허 (102)

  1. Ramchandran, Amit, Adaptable datapath for a digital processing system.
  2. Ramchandran, Amit, Adaptable datapath for a digital processing system.
  3. Ramchandran, Amit, Adaptable datapath for a digital processing system.
  4. Ramchandran, Amit, Adaptable datapath for a digital processing system.
  5. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter J., Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  6. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter J., Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  7. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  8. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive integrated circuitry with heterogenous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  9. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive processor for performing an operation with simple and complex units each comprising configurably interconnected heterogeneous elements.
  10. Stamm,Beat; Hitchcock,Gregory C.; Duggan,Michael J., Adaptively filtering outlines of typographic characters to simplify representative control data.
  11. Master, Paul L.; Uvacek, Bohumir, Apparatus and method for adaptive multimedia reception and transmission in communication environments.
  12. Master, Paul L.; Uvacek, Bohumir, Apparatus and method for adaptive multimedia reception and transmission in communication environments.
  13. Master,Paul L.; Uvacek,Bohumir, Apparatus and method for adaptive multimedia reception and transmission in communication environments.
  14. Ghose, Kanad, Apparatus and method for efficient scheduling of tasks.
  15. Ghose, Kanad, Apparatus and method for efficient scheduling of tasks.
  16. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements.
  17. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements.
  18. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements.
  19. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, system and method for configuration of adaptive integrated circuitry having fixed, application specific computational elements.
  20. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, system and method for configuration of adaptive integrated circuitry having heterogeneous computational elements.
  21. Jones,Anthony Mark, Asynchronous communication among hardware object nodes in IC with receive and send ports protocol registers using temporary register bypass select for validity information.
  22. Klein,Russell Alan, Automated repartitioning of hardware and software components in an embedded system.
  23. Hua, Wensheng, Balanced network and method.
  24. Rhoads, II, Thomas Edward; Darwin, Keith Patrick; Chaffee, Mark Robert; Clark, Jr., Harold Frederick, Blackboard-centric layered software architecture.
  25. Tseng, Ping-Sheng; Lin, Sharon Sheau-Pyng; Shen, Quincy Kun-Hsu; Tsai, Mike Mon Yen; Wang, Steven, Common shared memory in a verification system.
  26. Heidari, Ghobad; Chang, Kuor Hsin; Master, Paul L.; Hogenauer, Eugene B.; Scheuermann, Walter James, Communications module, device, and method for implementing a system acquisition function.
  27. Master, Paul L.; Watson, John, Configurable hardware based digital imaging apparatus.
  28. Scheuermann, W. James; Hogenauer, Eugene B., Control node for multi-core system.
  29. Jones,Anthony Mark, Data interface register structure with registers for data, validity, group membership indicator, and ready to accept next member signal.
  30. Duvalsaint, Karl J.; Hofstee, Harm P.; Kim, Daeik; Kim, Moon J., Delegated virtualization across physical partitions of a multi-core processor (MCP).
  31. Gao, Jingrong; Oprea, Andrei; Peteanu, C. Razvan; Polan, Michael George; Trossman, Andrew Neil; Tsui, Alex Kwok Kee, Deploying and instantiating multiple instances of applications in automated data centers using application deployment template.
  32. Jones, Anthony Mark, Development system for an integrated circuit having standardized hardware objects.
  33. Jones,Anthony Mark, Development system for an integrated circuit having standardized hardware objects.
  34. Stamm,Beat; Hitchcock,Gregory C.; Duggan,Michael J., Dynamically determining directions of freedom for control points used to represent graphical objects.
  35. Mizrachi, Shay; Tal, Uri; Ben-David, Tomer; Geller, Ishay; Kasher, Ido; Gal, Ronen, Efficient parallel computation of dependency problems.
  36. Ghose, Kanad, Energy aware processing load distribution system and method.
  37. Ford, Simon Andrew; Bradley, Daryl Wayne; Milne, George James; Horley, John Michael, Energy management system configured to generate energy management information indicative of an energy state of processing elements.
  38. Furtek, Frederick Curtis; Master, Paul L., External memory controller.
  39. Furtek, Frederick Curtis; Master, Paul L., External memory controller node.
  40. Furtek, Fredrick Curtis; Master, Paul L., External memory controller node.
  41. Furtek, Fredrick Curtis; Master, Paul L., External memory controller node.
  42. Robert S. Schreiber, Function unit allocation in processor design.
  43. Graupner,Sven; Kotov,Vadim, Generating automated mappings of service demands to server capacities in a distributed computer system.
  44. Benayoun, Alain; Le Pennec, Jean-Francois; Michel, Patrick; Pin, Claude, Hardware device for processing the tasks of an algorithm in parallel.
  45. Benayoun, Alain; Le Pennec, Jean-Francois; Michel, Patrick; Pin, Claude, Hardware device for processing the tasks of an algorithm in parallel.
  46. Benayoun, Alain; Le Pennec, Jean-Francois; Michel, Patrick; Pin, Claude, Hardware device for processing the tasks of an algorithm in parallel.
  47. Benayoun,Alain; Le Pennec,Jean Francois; Michel,Patrick; Pin,Claude, Hardware device for processing the tasks of an algorithm in parallel.
  48. Scheuermann,Walter James, Hardware implementation of the secure hash standard.
  49. Scheuermann, W. James; Hogenauer, Eugene B., Hardware task manager.
  50. Scheuermann, W. James; Hogenauer, Eugene B., Hardware task manager.
  51. Scheuermann, W. James; Hogenauer, Eugene B., Hardware task manager.
  52. Scheuermann, W. James; Hogenauer, Eugene B., Hardware task manager.
  53. Dave, Bharat P., Hardware/software co-synthesis of heterogeneous low-power and fault-tolerant systems-on-a chip.
  54. Jones,Anthony Mark, IC comprising network of microprocessors communicating data messages along asynchronous channel segments using ports including validity and accept signal registers and with split / join capability.
  55. Stamm,Beat; Hitchcock,Gregory C.; Duggan,Michael J., Iteratively solving constraints in a font-hinting language.
  56. Stamm,Beat; Hitchcock,Gregory C.; Duggan,Michael J., Iteratively solving constraints in a font-hinting language.
  57. Sambhwani, Sharad; Heidari, Ghobad, Low I/O bandwidth method and system for implementing detection and identification of scrambling codes.
  58. Sambhwani, Sharad; Heidari, Ghobad, Low I/O bandwidth method and system for implementing detection and identification of scrambling codes.
  59. Sambhwani,Sharad; Heidari,Ghobad, Low I/O bandwidth method and system for implementing detection and identification of scrambling codes.
  60. Leymann,Frank; Roller,Dieter, Managing workload within workflow-management-systems.
  61. Van Dyken, John Curtis, Method and apparatus for performing hardware assisted placement.
  62. Graupner,Sven; Kotov,Vadim; Trinks,Holger, Method and framework for generating an optimized deployment of software applications in a distributed computing environment using layered model descriptions of services and servers.
  63. Master, Paul L., Method and system for achieving individualized protected space in an operating system.
  64. Master, Paul L., Method and system for creating and programming an adaptive computing engine.
  65. Peteanu,Razvan C.; Oprea,Andrei; Trossman,Andrew Niel, Method and system for managing application deployment.
  66. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  67. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  68. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  69. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  70. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  71. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  72. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  73. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  74. Jain,Rajiv; Su,Alan Peisheng; Biswas,Chaitali, Method for modeling and processing asynchronous functional specification for system level architecture synthesis.
  75. Hofsäss,Markus; Nash,Eva Maria, Method for searching for potential faults in a layout of an integrated circuit.
  76. Yonezawa, Tomonori; Sasaki, Takayuki; Kondo, Takahiro; Otsuki, Hiroki; Nakamura, Tsuyoshi, Method of designing semiconductor integrated circuit device, method of analyzing power consumption of circuit and apparatus for analyzing power consumption.
  77. Lakshmanan,Viswanathan; Blinne,Richard D.; Kuppinger,Jonathan P., Method of partitioning an integrated circuit design for physical design verification.
  78. Moon, Young Ho; Kim, Kang Hoe; Kim, Seon Ho; Yeo, Woon Dong; Kang, Jae Woo; Lee, Jae Min, Method of providing information of main knowledge stream and apparatus for providing information of main knowledge stream.
  79. Master,Paul L.; Hogenauer,Eugene; Wu,Bicheng William; Chuang,Dan MingLun; Freeman Benson,Bjorn, Method, system and program for developing and scheduling adaptive integrated circuity and corresponding control or configuration information.
  80. Raghunathan, Anand; Lakshminarayana, Ganesh; Lahiri, Kanishka; Dey, Sujit, Methodology for the design of high-performance communication architectures for system-on-chips using communication architecture tuners.
  81. Rehg,James M.; Knobe,Kathleen, On-line scheduling of constrained dynamic applications for parallel targets.
  82. Loong,Low Yau, Optimized technology mapping techniques for programmable circuits.
  83. Balakrishnan, Ganesh; Peyravian, Mohammad; Ramani, Srinivasan; Rogers, Brian M.; Vu, Ken V., Processor power optimization with response time assurance.
  84. Balakrishnan, Ganesh; Peyravian, Mohammad; Ramani, Srinivasan; Rogers, Brian M.; Vu, Ken V., Processor power optimization with response time assurance.
  85. Master, Paul L., Profiling of software and circuit designs utilizing data operation analyses.
  86. McElheny,Peter John, Programmable logic device design tools with gate leakage reduction capabilities.
  87. Moona, Rajat; Klein, Russell Alan, Repartitioning performance estimation in a hardware-software system.
  88. Manaker, Jr.,Walter A.; Bixler,Matthew, Representation of a relaxation of a constraint by graph replication.
  89. Graupner,Sven; Kotov,Vadim; Trinks,Holger, Representing capacities and demands in a layered computing environment using normalized values.
  90. Master,Paul L.; Watson,John, Storage and delivery of device features.
  91. Kale,Sudhakar; Chowdhary,Amit; Saripella,Phani; Sehgal,Naresh K.; Gupta,Rajesh, Structural regularity extraction and floorplanning in datapath circuits using vectors.
  92. Ghose, Kanad, System and method for activation of a plurality of servers in dependence on workload trend.
  93. Stenberg, Robert; Pavisic, Ivan, System and method for identifying and eliminating bottlenecks in integrated circuit designs.
  94. Jain,Rajiv; Su,Alan Peisheng; Biswas,Chaitali, System architecture synthesis and exploration for multiple functional specifications.
  95. Master, Paul L.; Watson, John, System for adapting device standards after manufacture.
  96. Master, Paul L.; Watson, John, System for authorizing functionality in adaptable hardware devices.
  97. Rehg,James M.; Knobe,Kathleen, System for computing the optimal static schedule using the stored task execution costs with recent schedule execution costs.
  98. Jones, Anthony Mark; Wasson, Paul M., System of hardware objects.
  99. Graupner,Sven; Kotov,Vadim; Trinks,Holger, Tailorable optimization using model descriptions of services and servers in a computing environment.
  100. Katragadda, Ramana; Spoltore, Paul; Howard, Ric, Task definition for specifying resource requirements.
  101. Coulthard, Phil; Dykstal, David; Voutsinas, George, Transferring data and storing metadata across a network.
  102. Stamm,Beat; Hitchcock,Gregory C.; Duggan,Michael J., Using externally parameterizeable constraints in a font-hinting language to synthesize font variants.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로