$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Multiple processor system with standby sparing 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-011/00
출원번호 US-0485062 (1995-06-07)
발명자 / 주소
  • Robert W. Horst
  • David J. Garcia
출원인 / 주소
  • Compaq Computer Corporation
대리인 / 주소
    Leah Sherry
인용정보 피인용 횟수 : 77  인용 특허 : 20

초록

A multiprocessor system includes a number of sub-processor systems, each substantially identically constructed, and each comprising a central processing unit (CPU), and at least one I/O device, interconnected by routing apparatus that also interconnects the sub-processor systems. A CPU of any one of

대표청구항

1. A multiple processing system, comprising:N central processing units where N is an integer greater than or equal to 3, each central processing unit comprising a plurality of processors; a plurality of input/output devices; and a network interconnecting each of the N central processing units and th

이 특허에 인용된 특허 (20)

  1. McLaughlin Paul F. (Hatfield PA) Mody Pankaj H. (Horsham PA), Apparatus and method for guaranteed data store in redundant controllers of a process control system.
  2. Glazer Sam D. (New York NY) Baumbach James (Brooklyn NY) Borg Anita (New York NY) Wittels Emanuel (Englewood Cliffs NJ), Backup fault tolerant computer system.
  3. Alaiwan Haissam (Cagnes sur Mer FRX) Calvignac Jean (La Gaude FRX) Combes Jacques-Louis (La Colle sur Loup FRX) Pauporte Andre (La Colle sur Loup FRX) Basso Claude (Nice FRX) Kermarec Francois (Antib, Checkpointing mechanism for fault-tolerant systems.
  4. Cawley Robin A. (Burghclere GB2), Data processing and communication.
  5. Beshears Norman J. (Orange CA) Flanagan Douglas (Hermosa Beach CA) Kui Peter Y. (Laguna Niguel CA), Distributed data access system including a plurality of database access processors with one-for-N redundancy.
  6. Cutts ; Jr. Richard W. (Georgetown TX) Banton Randall G. (Austin TX) Jewett Douglas E. (Austin TX), Fault-tolerant computer system having switchable I/O bus interface modules.
  7. Jewett Douglas E. (Austin TX) Bereiter Tom (Austin TX) Vetter Brian (Austin TX) Banton Randall G. (Austin TX) Cutts ; Jr. Richard W. (Georgetown TX) Westbrook ; deceased Donald C. (late of Austin TX , Fault-tolerant computer system with online recovery and reintegration of redundant components.
  8. Cutts ; Jr. Richard W. (Georgetown) Norwood Peter C. (Austin) DeBacker Kenneth C. (Austin) Mehta Nikhil A. (Austin) Jewett Douglas E. (Austin) Allison John D. (Austin TX) Horst Robert W. (Champaign I, Fault-tolerant computer with three independently clocked processors asynchronously executing identical code that are syn.
  9. Katzman James A. (San Jose CA) Bartlett Joel F. (Palo Alto CA) Bixler Richard M. (Sunnyvale CA) Davidow William H. (Atherton CA) Despotakis John A. (Pleasanton CA) Graziano Peter J. (Los Altos CA) Gr, Fault-tolerant multiprocessor system.
  10. Morales Sergio (Glendale CA) Friedman Gary L. (Encino CA), Local area network with fault-checking, priorities and redundant backup.
  11. Landry John A. (Tomball TX) Wolford Jeff W. (Spring TX) Fry Walter G. (Spring TX) Tipley Roger E. (Houston TX), Method and apparatus for testing and debugging a tightly coupled mirrored processing system.
  12. Safadi Reem B. (Horsham PA), Method of automatic communications recovery.
  13. Cepulis Darren J. (Houston TX) Gagliardi Louis R. (Tomball TX), Method of booting a multiprocessor computer where execution is transferring from a first processor to a second processor.
  14. Anderson Patrick E. (San Jose CA) Bunten Roland J. (Tucson AZ) Higgins William T. (San Jose CA) Hruby Ronda J. (San Jose CA) Mirabeau Serge (San Jose CA), Multiprocessor system architecture with high availability.
  15. Galdun Daniel J. (Huntsburg OH) Grudowski Raymond A. (Round Rock TX) Flood Mark A. (Richmond Heights OH), Programmable controller with back-up capability.
  16. Fiebig Carolyn A. B. (Burtonsville MD) Fuqua Mike R. (Frederick MD) Gursahaney Suresh K. (Gaithersburg MD) Margosian Gregg M. (Germantown MD) Weiss Mark H. (Gaithersburg MD), Real time, fail safe process control system and method.
  17. Li Anthony J. (Sunnyvale CA) Cole Bruce A. (Menlo Park CA), Standby router protocol.
  18. Hirata Toshiaki (Kawasaki JPX) Kawatobi Tatsuo (Yokohama JPX) Yagyu Kazuo (Hiratsuka JPX), System for switching between first and second control unit and broadcasting switchover to connecting hosts indicating av.
  19. Ishida Atsunori (Tokyo JPX), System having arbitrary master computer for selecting server and switching server to another server when selected proces.
  20. McLaughlin Paul F. (Hatfield PA) Bristow Robert W. (Hatboro PA), Universal scheme of input/output redundancy in a process control system.

이 특허를 인용한 특허 (77)

  1. Boustead, Paul Andrew; Safaei, Farzad; Ratcliff, Bruce Raymond, Active networks.
  2. Barron,Dwight L; Hilland,Jeffrey R., Atomic operations.
  3. Garcia,David J.; Hilland,Jeffrey R.; Culley,Paul R.; Barron,Dwight L.; Krause,Michael R., Binding a memory window to a queue pair.
  4. Rademacher, Christine M.; Graves, Daniel F., Block copolymers including high vinyl segments.
  5. Abts, Dennis C., Class-based deterministic packet routing.
  6. Garnett, Paul Jeffrey; Harris, Jeremy Graham, Control logic for memory modification tracking with hierarchical dirty indicators.
  7. Airaud,C?dric; Smith,Nicholas Esca; Kimelman,Paul; Field,Ian; Yiu,Man Cheung Joseph; McHale,David Francis; Swaine,Andrew Brookfield, Cross-triggering of processing devices.
  8. Mizutani, Fumitoshi; Oda, Shinya, Data processing apparatus and data processing method.
  9. Swoboda, Gary L.; McGowan, Robert A., Debug output loosely coupled with processor block.
  10. Watkins,John E.; Garnett,Paul J.; Rowlinson,Stephen, Delay compensation for synchronous processing sets.
  11. Williams,Emrys J., Determinism in a multiprocessor computer system and monitor and processor therefor.
  12. Schoepflin,Robert W.; Wahler,Richard E.; Streiber,Ronald W.; Virzi,John D.; Noviello,Donald D., Double buffered flash programming.
  13. Rozas, Guillermo; Klaiber, Alex; Masleid, Robert, Dual ported replicated data cache.
  14. Rozas, Guillermo; Klaiber, Alex; Masleid, Robert P., Dual ported replicated data cache.
  15. Morozumi, Yuuichi, Duplicate synchronization system and method of operating duplicate synchronization system.
  16. Garnett, Paul Jeffrey; Harris, Jeremy Graham, Efficient memory modification tracking with hierarchical dirty indicators.
  17. Intrater, Gideon David, Efficient use of flash memory in flash drives.
  18. Elliot,John C.; Kubo,Robert A.; Lucas,Gregg S., Enclosure-based raid parity assist.
  19. Garnett, Paul Jeffrey; Harris, Jeremy Graham, Enhanced protection for memory modification tracking with redundant dirty indicators.
  20. Yip, Michael; Shah, Sunil P.; Ragonese, Michelle M., Ethernet automatic protection switching.
  21. Abe, Shinji, Fault tolerant computer system.
  22. Abe,Shinji, Fault tolerant computer system and interrupt control method for the same.
  23. Yokota, Tatsuo, Function executing apparatus and menu item displaying method therefor.
  24. Dellacona,Richard, High speed information processing and mass storage system and method, particularly for information and application servers.
  25. Blevins, Sr.,Joseph S., Hot standby method and apparatus.
  26. Kiriake,Wataru, Information processing unit with a clock control circuit having access to the system bus during system clock changes.
  27. Inoue, Hiroaki; Miyazaki, Takashi, Information processor and information processing method.
  28. Banks, Donald, Managing foreign-owned fields in versioned messages.
  29. Garcia, David J.; Hilland, Jeffrey R.; Culley, Paul R., Memory window access mechanism.
  30. Chadalapaka, Mallikarjun; Barron, Dwight L.; Culley, Paul R.; Hilland, Jeffrey R.; Wendt, James G., Method and apparatus for accessing a memory.
  31. Chadalapaka, Mallikarjun, Method and apparatus for acknowledging a request for data transfer.
  32. Emerson, Theodore F.; Noonan, Robert L.; Heinrich, David, Method and apparatus for creating a secure embedded I/O processor for a remote server management controller.
  33. Emerson,Theodore F.; Noonan,Robert L.; Heinrich,David, Method and apparatus for creating a secure embedded I/O processor for a remote server management controller.
  34. Haagens, Randy; Chadalapaka, Mallikarjun, Method and apparatus for handling flow control for a data transfer.
  35. Hilland, Jeffrey R.; Chadalapaka, Mallikarjun; Krause, Michael R.; Culley, Paul R.; Garcia, David J., Method and apparatus for implementing work request lists.
  36. Blumenau,Steven M.; Fitzgerald,John T.; Madden, Jr.,John F., Method and apparatus for managing access to storage devices in a storage system with access control.
  37. Blumenau,Steven M.; Fitzgerald,John T.; Madden, Jr.,John F., Method and apparatus for managing access to storage devices in a storage system with access control.
  38. Modi, Prashant; Biswas, Ambitabha; Hampton, Kathryn; Yip, Yiu; Barron, Dwight L.; Hilland, Jeffrey R., Method and apparatus for performing connection management with multiple stacks.
  39. Krause,Michael R.; Hilland,Jeffrey R., Method and apparatus for providing notification via multiple completion queue handlers.
  40. Ueno,Toshiharu, Method and apparatus for recording and reproducing information.
  41. Keller, James B., Method and apparatus for using a control signal on a packet based communication link.
  42. Hastie, Neil; Brewerton, Simon, Method and system for detection of latent faults in microcontrollers.
  43. Watkins,John E.; Garnett,Paul J.; Rowlinson,Stephen, Method and system for handling interrupts and other communications in the presence of multiple processing sets.
  44. Highleyman, Wilbur H.; Holenstein, Paul J.; Holenstein, Bruce D., Method of increasing system availability by assigning process pairs to processor pairs.
  45. Highleyman,Wilbur H.; Holenstein,Paul J.; Holenstein,Bruce D., Method of increasing system availability by splitting a system.
  46. Okawa, Yasukichi; Hiraoka, Daisuke; Hirairi, Koji; Koyama, Tatsuya, Methods and apparatus for handling processing errors in a multi-processing system.
  47. Chou, Norman Cho-Chun; Colloff, Ian G.; Sennett, Laura, Methods and systems to transfer information using an alternative routing associated with a communication network.
  48. Cocchi, Ronald P.; Curren, Christopher P.; Collier, Kevin T., Multiprocessor conditional access module and method for using the same.
  49. Robins, Kristen Marie; Kon, Ronnie B., Password protection for high reliability computer systems.
  50. Fukuda, Kazuhisa, Processor and method of controlling execution of processes.
  51. Fukuda, Kazuhisa, Processor and method of controlling execution of processes.
  52. Fukuda, Kazuhisa, Processor and method of controlling execution of processes.
  53. Fukuda, Kazuhisa, Processor and method of controlling execution of processes.
  54. Garnett, Paul Jeffrey; Rowlinson, Stephen; Harris, Jeremy Graham, Processor state reintegration using bridge direct memory access controller.
  55. Hilland, Jeffrey; Garcia, David J., Protection domain groups to isolate access to memory windows.
  56. Garnett, Paul Jeffrey; Harris, Jeremy Graham, Protection for memory modification tracking.
  57. Aizawa, Eiji, Reconfigurable device and control method thereof.
  58. Harvey, Kendall; Kwok, Paul, Redundancy in routing devices.
  59. Mizutani,Fumitoshi, Securing time for identifying cause of asynchronism in fault-tolerant computer.
  60. Fujii, Hiroaki; Miki, Yoshio; Kawashimo, Tatsuya; Takamura, Akihiro, Server system operation control method.
  61. Chadalapaka,Mallikarjun; Garcia,David J.; Hilland,Jeffrey R.; Culley,Paul R., Shared receive queues.
  62. Barron, Dwight L., Signaling packet.
  63. Ying,Cherng Ying; Yu,Ta Lung, Simplified USB sharer having a busyness detection circuit.
  64. Highleyman,Wilbur H.; Holenstein,Paul J.; Holenstein,Bruce D., Split processing system for providing increased system availability.
  65. Kn, Dinesh Kumar; S, Narasimha Murthy, Stacked card address assignment.
  66. Yoshida,Masahiro, Starting control method, duplex platform system, and information processor.
  67. Watanabe, Koji; Takada, Ryu; Satoh, Kei; Nagasoe, Yasuyuki, Storage system and ownership control method for storage system.
  68. Dahlen, Dennis J.; Goss, Steven N.; Jones, Steven B.; Jordan, Michael J.; Kurdt, Georgette L.; Nick, Jeffrey M.; Pushong, Kelly B.; Surman, David H.; Westcott, Douglas W., Synchronizing processing of commands invoked against duplexed coupling facility structures.
  69. Loughran, Kevin; O'Malley, Edele; Choi, Kam; Hickey, John, System and method for congestion control in packet-based communication networks.
  70. Sidhu,Balkar S.; Krishnamurthy,Ramani, System and method for interconnecting nodes of a redundant computer system.
  71. Sidhu,Balkar S.; Krishnamurthy,Ramani; Kermaani,Kaamel, System and method for providing switch redundancy between two server systems.
  72. Martin, Kenneth Lee, Systems and methods for 1553 bus operation self checking.
  73. Zhang, Fan; Yang, Shaohua, Systems and methods for information divergence based data processing.
  74. Lin,Bo Yi, Transparent re-mapping of parallel computational units.
  75. Ying, Cherng-Ying; Yu, Ta-Lung, USB sharer for use with an external USB device.
  76. Li, Tao, Virtual dual-port synchronous RAM architecture.
  77. Das Sharma, Debendra; Gupta, Ashish, Virtualization of computer system interconnects.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로