Process for fabricating films of uniform properties on semiconductor devices
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
B32B-007/02
B32B-015/00
H01L-029/12
출원번호
US-0028454
(2001-12-20)
발명자
/ 주소
Mercaldi, Garry Anthony
Powell, Don Carl
출원인 / 주소
Micron Technology, Inc.
대리인 / 주소
TraskBritt
인용정보
피인용 횟수 :
4인용 특허 :
23
초록▼
A process for forming a thin layer exhibiting a substantially uniform property on an active surface of a semiconductor substrate. The process includes varying the temperature within a reaction chamber while a layer of a material is formed upon the semiconductor substrate. Varying the temperature wit
A process for forming a thin layer exhibiting a substantially uniform property on an active surface of a semiconductor substrate. The process includes varying the temperature within a reaction chamber while a layer of a material is formed upon the semiconductor substrate. Varying the temperature within the reaction chamber facilitates temperature uniformity across the semiconductor wafer. As a result, a layer forming reaction occurs at a substantially consistent rate over the entire active surface of the semiconductor substrate. The process may also include oscillating the temperature within the reaction chamber while a layer of a material is being formed upon a semiconductor substrate.
대표청구항▼
1. A semiconductor device structure comprising a substrate having a silicon layer formed thereover, said silicon layer having a total thickness variation of about 3.5% or less. 2. The semiconductor device structure of claim 1, wherein said silicon layer comprises amorphous silicon. 3. The semiconduc
1. A semiconductor device structure comprising a substrate having a silicon layer formed thereover, said silicon layer having a total thickness variation of about 3.5% or less. 2. The semiconductor device structure of claim 1, wherein said silicon layer comprises amorphous silicon. 3. The semiconductor device structure of claim 2, wherein said amorphous silicon comprises doped amorphous silicon. 4. The semiconductor device structure of claim 1, wherein said silicon layer comprises polysilicon. 5. The semiconductor device structure of claim 4, wherein said polysilicon comprises doped polysilicon. 6. A semiconductor device structure, comprising a silicon oxide layer formed thereover, said silicon oxide layer having a total thickness variation of less than about 4.8%. 7. The semiconductor device structure of claim 6, wherein said silicon oxide layer comprises tetraethylorthosilicate (TEOS). 8. The semiconductor device structure of claim 1, wherein said silicon layer has at least one substantially uniform property. 9. The semiconductor device structure of claim 8, wherein said at least one substantially uniform property comprises at least one of sheet resistance, reflectivity, transmissivity, absorptivity, etch characteristics, dopant diffusion, and dielectric constant. 10. A material layer formed over a semiconductor substrate, the material layer having a total thickness variation of about 2.6% or less. 11. The material layer of claim 10, comprising silicon. 12. The material layer of claim 11, wherein said silicon comprises amorphous silicon. 13. The material layer of claim 12, wherein said amorphous silicon comprises doped amorphous silicon. 14. The material layer of claim 10, comprising polysilicon. 15. The material layer of claim 14, wherein said polysilicon comprises doped polysilicon. 16. The material layer of claim 10, comprising a deposited dielectric material. 17. The material layer of claim 16, wherein said deposited dielectric material comprises a silicon oxide. 18. The material layer of claim 17, wherein said silicon oxide comprises tetraethylorthosilicate (TEOS). 19. The material layer of claim 16, wherein said deposited dielectric material comprises a silicon nitride. 20. The material layer of claim 10, having at least one substantially uniform property. 21. The material layer of claim 20, wherein said at least one substantially uniform property comprises at least one of sheet resistance, reflectivity, transmissivity, absorptivity, etch characteristics, dopant diffusion, and dielectric constant. 22. The semiconductor device structure of claim 1, wherein said total thickness variation is about 0.8% or less. 23. The semiconductor device structure of claim 7, wherein said total thickness variation is about 4.5% or less. 24. The semiconductor device structure of claim 7, wherein said total thickness variation is about 2.5% or less. 25. A semiconductor device structure comprising a substrate having a silicon nitride layer formed thereon, said silicon nitride layer having a total thickness variation of about 2.6% or less. 26. A silicon oxide layer deposited over a semiconductor substrate, the silicon oxide layer having a total thickness variation of about 4.8% or less. 27. The silicon oxide layer of claim 26, comprising tetraethylorthosilicate (TEOS). 28. The silicon oxide layer of claim 26, wherein said total thickness variation is about 4.5% or less. 29. The silicon oxide layer of claim 26, wherein said total thickness variation is about 2.5% or less.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (23)
Utumi Yoshiharu (Hyogo JPX) Imai Takahiro (Hyogo JPX) Fujimori Naoji (Hyogo JPX), Aluminum nitride film substrate and process for producing same.
Wang David N. (Cupertino CA) White John M. (Hayward CA) Law Kam S. (Union City CA) Leung Cissy (Union City CA) Umotoy Salvador P. (Pittsburg CA) Collins Kenneth S. (San Jose CA) Adamik John A. (San R, CVD of silicon oxide using TEOS decomposition and in-situ planarization process.
Kao Yung-Chung (Dallas TX) Celii Francis G. (Dallas TX), Method for controlling thin film growth of compound semiconductors using mass spectrometer detectors.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.