$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Semiconductor integrated circuit with input/output interface adapted for small-amplitude operation 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03K-003/00
출원번호 US-0278080 (2002-10-23)
우선권정보 JP-0154986 (1992-06-15); JP-0154990 (1992-06-15); JP-0178436 (1992-07-06); JP-0210383 (1992-08-06); JP-0211409 (1992-08-07); JP-0007083 (1993-01-20); JP-0112793 (1993-05-14)
발명자 / 주소
  • Taguchi, Masao
  • Eto, Satoshi
  • Takemae, Yoshihiro
  • Yoshioka, Hiroshi
  • Koga, Makoto
출원인 / 주소
  • Fujitsu Limited
대리인 / 주소
    Arent Fox Kintner Plotkin & Kahn, PLLC
인용정보 피인용 횟수 : 28  인용 특허 : 12

초록

A semiconductor integrated circuit includes a switch unit for controlling the supply of a power source voltage to a signal amplification circuit for receiving an input signal, and a control unit for selectively turning ON and OFF the switch unit in accordance with the amplitude or frequency of the i

대표청구항

1. An output circuit comprising: a first PMOS transistor and a first NMOS transistor connected in series between a high potential side power source and a low potential side power source; a second PMOS transistor and a second NMOS transistor connected in series between said high-potential side po

이 특허에 인용된 특허 (12)

  1. Day Christopher C. (Newtonville MA), Adaptive signal detection system especially for physiological signals such as the R waves of ECG signals, which is desen.
  2. Sundstrom Lance L. (Pinellas FL), Adjustable voltage level shifter.
  3. Lisle Hampton H. (Crownsville MD) Fogle Edgar L. (Severna Park MD), Bandwidth and amplitude insensitive frequency discriminator.
  4. Kohda Kenji (Hyogo JPX) Toyama Tsuyoshi (Hyogo JPX) Kouro Yasuhiro (Hyogo JPX) Makihara Hiroyasu (Hyogo JPX), Buffer circuit used in a semiconductor device operating by different supply potentials and method of operating the same.
  5. Beutler ; Robert Russel, Complementary power saving comparator/inverter circuits.
  6. Mizukami Masao (Yokohama JPX) Sato Yoichi (Iruma JPX), Complementary signal transmission circuit with impedance matching circuitry.
  7. Lehning Heinz (Nyon CHX), Discriminator device.
  8. Perry Graham A. (Stockport GB2), Driver circuits for automatic digital testing apparatus.
  9. Sanwo Ikuo J. (San Marcos CA) Donahue James A. (Great Falls MT), High speed CMOS backpanel transceiver.
  10. Cordini Paolo (Pavia ITX) Pedrazzini Giorgio (Pavia ITX) Rossi Domenico (Cilavegna ITX), Input/output adapted to operate with low and high voltages.
  11. Kumagai Shigeru (Kawasaki JPX) Iwahashi Hiroshi (Yokohama JPX) Nakai Hiroto (Kawasaki JPX), Output buffer circuit of semiconductor integrated circuit.
  12. Kokubo Nobuyuki (Hyogo JPX) Ikeda Kazuya (Hyogo JPX), Voltage level detecting circuit.

이 특허를 인용한 특허 (28)

  1. Stojanovic,Vladimir M., Data-level clock recovery.
  2. Kim,Gyudong; Kim,Min Kyu, Differential amplifiers using asymmetric transfer characteristics to suppress input noise in output logic signals.
  3. Kim,Gyudong; Kim,Min Kyu, Differential amplifiers using asymmetric transfer characteristics to suppress input noise in output logic signals.
  4. Stojanovic, Vladimir M.; Horowitz, Mark A.; Zerbe, Jared L.; Bessios, Anthony; Ho, Andrew C. C.; Wei, Jason C.; Tsang, Grace; Garlepp, Bruno W., Equalizing receiver.
  5. Kelley, Robin Lynn; Rees, Fenton, Gate driver for enhancement-mode and depletion-mode wide bandgap semiconductor JFETs.
  6. Stojanovic, Vladimir M.; Ho, Andrew C. C.; Bessios, Anthony; Chen, Fred F.; Alon, Elad; Horowitz, Mark A., High speed signaling system with adaptive transmit pre-emphasis.
  7. Stojanovic, Vladimir M.; Ho, Andrew C. C.; Bessios, Anthony; Chen, Fred F.; Alon, Elad; Horowitz, Mark A., High speed signaling system with adaptive transmit pre-emphasis.
  8. Stojanovic, Vladimir M.; Ho, Andrew C.; Bessios, Anthony; Chen, Fred F.; Alon, Elad; Horowitz, Mark A., High speed signaling system with adaptive transmit pre-emphasis.
  9. Stojanovic, Vladimir M.; Ho, Andrew C.; Bessios, Anthony; Chen, Fred F.; Alon, Elad; Horowitz, Mark A., High speed signaling system with adaptive transmit pre-emphasis.
  10. Stojanovic, Vladimir M.; Ho, Andrew C.; Bessios, Anthony; Chen, Fred F.; Alon, Elad; Horowitz, Mark A., High speed signaling system with adaptive transmit pre-emphasis.
  11. Stojanovic, Vladimir M.; Ho, Andrew C.; Bessios, Anthony; Chen, Fred F.; Alon, Elad; Horowitz, Mark A., High speed signaling system with adaptive transmit pre-emphasis.
  12. Stojanovic,Vladimir M.; Ho,Andrew C. C.; Bessios,Anthony; Chen,Fred F.; Alon,Elad; Horowitz,Mark A., High speed signaling system with adaptive transmit pre-emphasis.
  13. Stojanovic,Vladimir M.; Ho,Andrew C. C.; Bessios,Anthony; Chen,Fred F.; Alon,Elad; Horowitz,Mark A., High speed signaling system with adaptive transmit pre-emphasis.
  14. Stojanovic,Vladimir M.; Ho,Andrew; Bessios,Anthony; Chen,Fred F.; Alon,Elad; Horowitz,Mark A., High speed signaling system with adaptive transmit pre-emphasis and reflection cancellation.
  15. Kogishi, Toshiya; Yamada, Koji, Interface circuit.
  16. Pham, Giao Minh, Method and apparatus switching a semiconductor switch with a multi-stage drive circuit.
  17. Pham, Giao Minh, Method and apparatus switching a semiconductor switch with a multi-stage drive circuit.
  18. Pham,Giao Minh, Method and apparatus switching a semiconductor switch with a multi-state drive circuit.
  19. Stojanovic,Vladimir M.; Ho,Andrew; Chen,Fred F.; Garlepp,Bruno W., Offset cancellation in a multi-level signaling system.
  20. Stojanovic, Vladimir M.; Ho, Andrew C.; Bessios, Anthony; Garlepp, Bruno W.; Tsang, Grace; Horowitz, Mark A.; Zerbe, Jared L.; Wei, Jason C., Partial response receiver.
  21. Stojanovic, Vladimir M.; Ho, Andrew C.; Bessios, Anthony; Garlepp, Bruno W.; Tsang, Grace; Horowitz, Mark A.; Zerbe, Jared L.; Wei, Jason C., Partial response receiver.
  22. Stojanovic, Vladimir M.; Ho, Andrew C.; Bessios, Anthony; Garlepp, Bruno W.; Tsang, Grace; Horowitz, Mark A.; Zerbe, Jared L.; Wei, Jason C., Partial response receiver.
  23. Stojanovic, Vladimir M.; Horowitz, Mark A.; Zerbe, Jared L.; Bessios, Anthony; Ho, Andrew C. C.; Wei, Jason C.; Tsang, Grace; Garlepp, Bruno W., Partial response receiver.
  24. Stojanovic, Vladimir M.; Horowitz, Mark A.; Zerbe, Jared L.; Bessios, Anthony; Ho, Andrew C. C.; Wei, Jason C.; Tsang, Grace; Garlepp, Bruno W., Partial response receiver.
  25. Stojanovic,Vladimir M.; Horowitz,Mark A.; Zerbe,Jared L.; Bessios,Anthony; Ho,Andrew C. C.; Wei,Jason C.; Tsang,Grace; Garlepp,Bruno W., Partial response receiver.
  26. Ho,Andrew; Stojanovic,Vladimir M., Signal receiver with data precessing function.
  27. Werner, Carl W.; Ho, Andrew, Signaling system with selectively-inhibited adaptive equalization.
  28. Chuang, Shih-Jen, Tri-state I/O port.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로