In the present invention, the bonding pad is formed in a lattice-like shape. Directly underneath the passivation layer, the etching stopper layer is provided. An opening is made through the passivation layer and the etching stopper layer so as to expose the bonding pad. The cavity sections of the la
In the present invention, the bonding pad is formed in a lattice-like shape. Directly underneath the passivation layer, the etching stopper layer is provided. An opening is made through the passivation layer and the etching stopper layer so as to expose the bonding pad. The cavity sections of the lattice-like shape of the bonding pad are filled with the insulating layer. The bonding wire is connected to the lattice-shaped bonding pad. With this structure, the bonding error of the device manufactured by the damascening process can be avoided.
대표청구항▼
1. A semiconductor device comprising: a semiconductor substrate; a semiconductor element formed on said semiconductor substrate; a first insulating layer formed above said semiconductor element and having a fiat upper surface and a plurality of pillars, first and second grooves formed therein,
1. A semiconductor device comprising: a semiconductor substrate; a semiconductor element formed on said semiconductor substrate; a first insulating layer formed above said semiconductor element and having a fiat upper surface and a plurality of pillars, first and second grooves formed therein, said first groove having a lattice pattern by said plurality of pillars, each pillar having a fiat upper surface; a first layer of conductive material formed in said first groove, said first layer of conductive material functioning as a bonding pad and having a flat upper surface; a passivation layer formed above said first insulating layer and having an opening exposing said first layer of conductive material; a second layer of conductive material formed in said second groove forming a wiring layer; and a second insulating layer formed between said first insulating layer and said passivation layer, said second insulating layer being of a material having a high etch selectivity compared to said passivation layer, said second insulating layer having art opening coinciding with said opening in said passivation layer, wherein the upper surface of said first insulating layer, said pillars, and said first layer of conductive material are coplanar. 2. A semiconductor device according to claim 1, wherein said first insulating layer and said passivation layer are made of silicon oxide, and the second insulating layer is made of silicon nitride. 3. A semiconductor device according to claim 1, wherein said first layer of conductive material and said second layer of conductive material are comprised of a first metal layer and a second metal layer made of different materials. 4. A semiconductor device according to claim 2, wherein said first layer of and said second layer of conductive material are comprised of a first metal metal layer made of different materials. 5. A semiconductor device according to claim 3, wherein said first metal layer is made of one of titanium and titanium nitride or silicon titanium nitride, and said second metal layer is made of one of aluminum, copper or an alloy thereof. 6. A semiconductor device according to claim 4, wherein said first metal layer is made of one of titanium and titanium nitride or silicon titanium nitride, and said second metal layer is made of one of aluminum, copper or an thereof. 7. A semiconductor device according to claim 1, further comprising a bonding wire connected to said first layer of conductive material. 8. A semiconductor device according to claim 2, further comprising a bonding wire connected to said first layer of conductive material. 9. A semiconductor device according to claim 3, Further comprising a bonding wire connected to said first layer of conductive material. 10. A semiconductor device according to claim 4, further comprising a bonding wire connected to said first layer of conductive material. 11. A semiconductor device according to claim 5, further comprising a bonding wire connected to said first layer of conductive material. 12. A semiconductor device according to claim 6, further comprising a bonding wire connected to said first layer of conductive material.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (11)
Chittipeddi Sailesh ; Ryan Vivian, Bond pad design for integrated circuits.
Harada Shigeru (Hyogo-ken JPX) Hagi Kimio (Hyogo-ken JPX) Tsumura Kiyoaki (Hyogo-ken JPX), Process of passivating a semiconductor device bonding pad by immersion in O2or O3solution<.
Cochran William T. (New Tripoli PA) Garcia Agustin M. (Allentown PA) Hills Graham W. (Allentown PA) Yeh Jenn L. (Macungie PA), Semiconductor devices having multi-level metal interconnects.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.