$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Devices and methods with programmable logic and digital signal processing regions 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03K-019/177
출원번호 US-0354440 (2003-01-28)
발명자 / 주소
  • Langhammer, Martin
  • Starr, Gregory
  • Hwang, Chiao Kai
출원인 / 주소
  • Altera Corporation
대리인 / 주소
    Fish & Neave
인용정보 피인용 횟수 : 56  인용 특허 : 12

초록

A programmable logic integrated circuit device (“PLD”) includes programmable logic and a dedicated (i.e., at least partly hard-wired) digital signal processing region for performing or at least helping to perform digital signal processing tasks that are unduly inefficient to implement

대표청구항

1. A programmable logic device comprising:a plurality of programmable logic regions;a digital signal processing region comprising:at least one multiplier circuit, wherein each multiplier circuit has a multiplier output, anda digital signal processing circuit adapted to receive said multiplier output

이 특허에 인용된 특허 (12)

  1. Langhammer, Martin; Starr, Gregory; Hwang, Chiao Kai, Devices and methods with programmable logic and digital signal processing regions.
  2. New Bernard J., Field programmable gate array with distributed gate-array functionality.
  3. Tavana Danesh ; Yee Wilson K. ; Trimberger Stephen M., Integrated circuit with field programmable and application specific logic areas.
  4. Steele Randy C. (Southlake TX), Logic block for programmable logic devices.
  5. Telikepalli Anil L. N., Multiplier circuit design for a programmable logic device.
  6. Chan Andrew K. (Palo Alto CA) Birkner John M. (Portola Valley CA) Chua Hua-Thye (Los Altos Hills CA), Programmable application specific integrated circuit and logic cell therefor.
  7. Cliff Richard G. (Milpitas CA) Reddy Srinivas T. (Santa Clara CA) Raman Rina (Fremont CA) Cope L. Todd (San Jose CA) Huang Joseph (San Jose CA) Pedersen Bruce B. (San Jose CA), Programmable logic array integrated circuit devices.
  8. Jefferson David E. ; McClintock Cameron ; Schleicher James ; Lee Andy L. ; Mejia Manuel ; Pedersen Bruce B. ; Lane Christopher F. ; Cliff Richard G. ; Reddy Srinivas T., Programmable logic device architecture with super-regions having logic regions and a memory region.
  9. Lane Christopher F. ; Reddy Srinivas T. ; Cliff Richard G. ; Zaveri Ketan H. ; Pedersen Bruce B. ; Veenstra Kerry, Programmable logic device circuitry for improving multiplier speed and/or efficiency.
  10. Patel Rakesh H. (Santa Clara CA) Turner John E. (Santa Cruz CA) Wong Myron W. (San Jose CA), Programmable logic device having multiplexers and demultiplexers randomly connected to global conductors for interconnec.
  11. Wong Sau-Ching (Hillsborough CA) So Hock-Chuen (Milpitas CA) Kopec ; Jr. Stanley J. (San Jose CA) Hartmann Robert F. (San Jose CA), Programmable logic device with array blocks connected via programmable interconnect.
  12. Costello John C. (San Jose CA) Patel Rakesh H. (Santa Clara CA), Programmable logic device with logic block outputs coupled to adjacent logic block output multiplexers.

이 특허를 인용한 특허 (56)

  1. Langhammer, Martin; Nguyen, Triet M.; Lin, Yi-Wen, Adder-rounder circuitry for specialized processing block in programmable logic device.
  2. Honary, Hooman; Chen, Inching; Tsui, Ernest T., Allocation of combined or separate data and control planes.
  3. Langhammer, Martin, Angular range reduction in an integrated circuit device.
  4. Langhammer, Martin, Calculation of trigonometric functions in an integrated circuit device.
  5. Langhammer, Martin, Calculation of trigonometric functions in an integrated circuit device.
  6. Langhammer, Martin, Calculation of trigonometric functions in an integrated circuit device.
  7. Langhammer, Martin, Calculation of trigonometric functions in an integrated circuit device.
  8. Langhammer, Martin, Combined adder and pre-adder for high-radix multiplier circuit.
  9. Langhammer, Martin, Combined floating point adder and subtractor.
  10. Mauer, Volker, Combined interpolation and decimation filter for programmable logic device.
  11. Jennings, Earle; Landers, George, Computer for Amdahl-compliant algorithms like matrix inversion.
  12. Langhammer, Martin, Computing floating-point polynomials in an integrated circuit device.
  13. Langhammer, Martin; Pasca, Bogdan, Computing floating-point polynomials in an integrated circuit device.
  14. Vezier, Loic; Tahiri, Farid, Configurable multiply-accumulate.
  15. Langhammer, Martin, Configuring floating point operations in a programmable device.
  16. Langhammer, Martin, Configuring floating point operations in a programmable logic device.
  17. Leung, Wai-Bor; Lui, Henry Y., DSP block for implementing large multiplier on a programmable integrated circuit device.
  18. Hutton,Michael D.; Pedersen,Bruce B.; Schleicher, II,James G., Dedicated resource interconnects.
  19. Langhammer, Martin, Discrete Fourier Transform in an integrated circuit device.
  20. Langhammer, Martin, Double-clocked specialized processing block in an integrated circuit device.
  21. Chou, Shin-I, High-rate interpolation or decimation filter in integrated circuit device.
  22. Langhammer, Martin, Implementing large multipliers in a programmable integrated circuit device.
  23. Langhammer, Martin, Implementing mixed-precision floating-point operations in a programmable integrated circuit device.
  24. Langhammer, Martin, Implementing multipliers in a programmable integrated circuit device.
  25. Langhammer, Martin; Tharmalingam, Kumara, Large multiplier for programmable logic device.
  26. Langhammer, Martin; Tharmalingam, Kumara, Large multiplier for programmable logic device.
  27. Langhammer, Martin; Tharmalingam, Kumara, Large multiplier for programmable logic device.
  28. Langhammer, Martin; Tharmalingam, Kumara, Large multiplier for programmable logic device.
  29. Langhammer, Martin, Matrix decomposition in an integrated circuit device.
  30. Kurtz, Brian L., Matrix operations in an integrated circuit device.
  31. Langhammer, Martin, Matrix operations in an integrated circuit device.
  32. Mauer, Volker; Demirsoy, Suleyman Sirri, Method for configuring a finite impulse response filter in a programmable logic device.
  33. Lee,Andy L.; McClintock,Cameron; Johnson,Brian; Cliff,Richard; Reddy,Srinivas; Lane,Chris; Leventis,Paul; Betz,Vaughn Timothy; Lewis,David, Methods for designing PLD architectures for flexible placement of IP function blocks.
  34. Langhammer, Martin, Multi-operand floating point operations in a programmable integrated circuit device.
  35. Langhammer, Martin, Multiple-precision processing block in a programmable integrated circuit device.
  36. Choe, Kok Heng; Ngai, Tony K; Lui, Henry Y., Multiplier-accumulator circuitry and methods.
  37. Lee, Andy L.; McClintock, Cameron R.; Johnson, Brian D.; Cliff, Richard G.; Reddy, Srinivas T.; Lane, Christopher F.; Leventis, Paul; Betz, Vaughn; Lewis, David, PLD architecture for flexible placement of IP function blocks.
  38. Lee, Andy L.; McClintock, Cameron R.; Johnson, Brian D.; Cliff, Richard G.; Reddy, Srinivas T.; Lane, Christopher F.; Leventis, Paul; Betz, Vaughn; Lewis, David, PLD architecture for flexible placement of IP function blocks.
  39. Lee, Andy L.; McClintock, Cameron; Johnson, Brian; Cliff, Richard; Reddy, Srinivas; Lane, Chris; Leventis, Paul; Betz, Vaughn Timothy; Lewis, David, PLD architecture for flexible placement of IP function blocks.
  40. Lee, Andy L.; McClintock, Cameron; Johnson, Brian; Cliff, Richard; Reddy, Srinivas; Lane, Chris; Leventis, Paul; Betz, Vaughn Timothy; Lewis, David, PLD architecture for flexible placement of IP function blocks.
  41. Lee, Andy L.; McClintock, Cameron; Johnson, Brian; Cliff, Richard; Reddy, Srinivas; Lane, Christopher; Leventis, Paul; Betz, Vaughn Timothy; Lewis, David, PLD architecture for flexible placement of IP function blocks.
  42. Langhammer, Martin, Polynomial calculations optimized for programmable integrated circuit device structures.
  43. Langhammer, Martin, Programmable device using fixed and configurable logic to implement floating-point rounding.
  44. Langhammer, Martin, Programmable device using fixed and configurable logic to implement recursive trees.
  45. Mauer, Volker; Langhammer, Martin, Programmable device with specialized multiplier blocks.
  46. Langhammer, Martin, QR decomposition in an integrated circuit device.
  47. Mauer, Volker, QR decomposition in an integrated circuit device.
  48. Langhammer, Martin; Dhanoa, Kulwinder, Solving linear matrices in an integrated circuit device.
  49. Langhammer, Martin, Specialized processing block for implementing floating-point multiplier with subnormal operation support.
  50. Xu, Lei; Mauer, Volker; Perry, Steven, Specialized processing block for programmable integrated circuit device.
  51. Langhammer, Martin; Lee, Kwan Yee Martin; Azgomi, Orang; Streicher, Keone; Lin, Yi-Wen, Specialized processing block for programmable logic device.
  52. Langhammer, Martin; Lee, Kwan Yee Martin; Azgomi, Orang; Streicher, Keone; Pelt, Robert L., Specialized processing block for programmable logic device.
  53. Langhammer, Martin; Lee, Kwan Yee Martin; Nguyen, Triet M.; Streicher, Keone; Azgomi, Orang, Specialized processing block for programmable logic device.
  54. Lee, Kwan Yee Martin; Langhammer, Martin; Lin, Yi-Wen; Nguyen, Triet M., Specialized processing block for programmable logic device.
  55. Lee, Kwan Yee Martin; Langhammer, Martin; Nguyen, Triet M.; Lin, Yi-Wen, Specialized processing block for programmable logic device.
  56. Langhammer, Martin, Specialized processing block with fixed- and floating-point structures.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로