IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0233244
(2002-08-30)
|
발명자
/ 주소 |
- Ganesan, Satish R.
- Kasat, Amit
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
7 인용 특허 :
6 |
초록
▼
A variety of CLB architectures enable the efficient implementation of sum-of-products functions in a PLD. Output signals from each lookup table (LUT) in a CLB are routed directly to a dedicated OR structure, bypassing other logic typically included in a CLB. Thus, the LUTs can be programmed to imple
A variety of CLB architectures enable the efficient implementation of sum-of-products functions in a PLD. Output signals from each lookup table (LUT) in a CLB are routed directly to a dedicated OR structure, bypassing other logic typically included in a CLB. Thus, the LUTs can be programmed to implement AND functions, with the AND function results being ORed together in the dedicated OR structure. In this manner, a fast and efficient sum-of-products output signal is provided. In some embodiments, the dedicated OR structure includes programmable means for selectively combining the signals from the LUTs. In these embodiments, LUTs with output signals that are ignored by the dedicated OR structure can be used to implement unrelated logic.
대표청구항
▼
1. A configurable logic block (CLB) for a programmable logic device (PLD), the CLB comprising:an external input terminal;a first plurality of configurable lookup tables (LUTs), each having a plurality of input terminals and an output terminal; anda first dedicated OR structure, the first dedicated O
1. A configurable logic block (CLB) for a programmable logic device (PLD), the CLB comprising:an external input terminal;a first plurality of configurable lookup tables (LUTs), each having a plurality of input terminals and an output terminal; anda first dedicated OR structure, the first dedicated OR structure having a plurality of input terminals and an output terminal,wherein the output terminal of each of the first plurality of LUTs is directly coupled to a different one of the input terminals of the first dedicated OR structure, andwherein the first dedicated OR structure further has an input terminal coupled to the external input terminal of the CLB. 2. The CLB of claim 1, wherein the first plurality of LUTs comprises eight LUTs. 3. The CLB of claim 1, wherein the first plurality of LUTs comprises four LUTs. 4. The CLB of claim 1, wherein the first dedicated OR structure is implemented as a NAND gate with inverted inputs. 5. The CLB of claim 1, wherein the first dedicated OR structure is configurable to selectively combine the signals from the first plurality of LUTs. 6. A configurable logic block (CLB) for a programmable logic device (PLD), the CLB comprising:a first plurality of configurable lookup tables (LUTs), each having a plurality of input terminals and an output terminal; anda first dedicated OR structure, the first dedicated OR structure having a plurality of input terminals and an output terminal,wherein the output terminal of each of the first plurality of LUTs is directly coupled to a different one of the input terminals of the first dedicated OR structure,wherein the first dedicated OR structure is configurable to selectively combine the signals from the first plurality of LUTs; andwherein the first dedicated OR structure comprises:a plurality of configuration memory cells;a plurality of multiplexers, each multiplexer having a first data input terminal coupled to an associated input terminal of the first dedicated OR structure, a second data input terminal coupled to a ground, a select terminal coupled to an associated configuration memory cell, and an output terminal;a plurality of inverters each having an input terminal coupled to the output terminal of an associated multiplexer, each inverter further having an output terminal; anda NAND gate having a plurality of input terminals coupled to the output terminals of the inverters and further having an output terminal coupled to the output terminal of the first dedicated OR structure. 7. A configurable logic block (CLB) for a programmable logic device (PLD), the CLB comprising:a first plurality of configurable lookup tables (LUTs), each having a plurality of input terminals and an output terminal;a first dedicated OR structure, the first dedicated OR structure having a plurality of input terminals and an output terminal, wherein the output terminal of each of the first plurality of LUTs is directly coupled to a different one of the input terminals of the first dedicated OR structure;a second plurality of LUTs, each having a plurality of input terminals and an output terminal; anda second dedicated OR structure, the second dedicated OR structure having a plurality of input terminals and an output terminal,wherein the output terminal of each of the second plurality of LUTs is directly coupled to a different one of the input terminals of the second dedicated OR structure, andwherein the second dedicated OR structure further has an input terminal coupled to the output terminal of the first dedicated OR structure. 8. The CLB of claim 7, wherein the first and second pluralities of LUTs each comprise four LUTs. 9. The CLB of claim 7, further comprising an external input terminal, wherein the first dedicated OR structure further has an input terminal coupled to the external input terminal of the CLB. 10. The CLB of claim 7, wherein the first and second dedicated OR structures are implemented as NAND gates with inverted inputs. 11. The CLB of claim 7, wherein the fir st and second dedicated OR structures are each configurable to selectively combine the signals from the associated plurality of LUTs. 12. The CLB of claim 11, wherein the first and second dedicated OR structures each comprise:a plurality of configuration memory cells;a plurality of multiplexers, each multiplexer having a first data input terminal coupled to an associated input terminal of the dedicated OR structure, a second data input terminal coupled to a ground, a select terminal coupled to an associated configuration memory cell, and an output terminal;a plurality of inverters each having an input terminal coupled to the output terminal of an associated multiplexer, each inverter further having an output terminal; anda NAND gate having a plurality of input terminals coupled to the output terminals of the inverters and further having an output terminal coupled to the output terminal of the dedicated OR structure. 13. A configurable logic block (CLB) for a programmable logic device (PLD), the CLB comprising:a first plurality of configurable lookup tables (LUTs), each having a plurality of input terminals and an output terminal;a first dedicated OR structure, the first dedicated OR structure having a plurality of input terminals and an output terminal, wherein the output terminal of each of the first plurality of LUTs is directly coupled to a different one of the input terminals of the first dedicated OR structure;a second plurality of LUTs, each having a plurality of input terminals and an output terminal;a second dedicated OR structure, the second dedicated OR structure having a plurality of input terminals and an output terminal, wherein the output terminal of each of the second plurality of LUTs is directly coupled to a different one of the input terminals of the second dedicated OR structure; anda logical OR circuit, the logical OR circuit having a first input terminal coupled to the output terminal of the first dedicated OR structure and a second input terminal coupled to the output terminal of the second dedicated OR structure. 14. The CLB of claim 13, wherein the first and second pluralities of LUTs each comprise four LUTs. 15. The CLB of claim 13, wherein the first and second dedicated OR structures are implemented as NAND gates with inverted inputs. 16. The CLB of claim 13, wherein the first and second dedicated OR structures are each configurable to selectively combine the signals from the associated plurality of LUTs. 17. The CLB of claim 16, wherein the first and second dedicated OR structures each comprise:a plurality of configuration memory cells;a plurality of multiplexers, each multiplexer having a first data input terminal coupled to an associated input terminal of the dedicated OR structure, a second data input terminal coupled to a ground, a select terminal coupled to an associated configuration memory cell, and an output terminal;a plurality of inverters each having an input terminal coupled to the output terminal of an associated multiplexer, each inverter further having an output terminal; anda NAND gate having a plurality of input terminals coupled to the output terminals of the inverters and further having an output terminal coupled to the output terminal of the dedicated OR structure. 18. A configurable logic block (CLB) for a programmable logic device (PLD), the CLB comprising:a first sub-circuit having an input terminal and an output terminal; anda second sub-circuit having an input terminal coupled to the output terminal of the first sub-circuit and further having an output terminal,wherein each sub-circuit comprises:a plurality of configurable lookup tables (LUTs), each having a plurality of input terminals and an output terminal; anda dedicated OR structure having a plurality of input terminals of which one input terminal is coupled to the input terminal of the sub-circuit, and further having an output terminal coupled to the output terminal of the sub-circuit,wherein the output terminal of each of the plurality of LUTs is directly coupled to a different one of the input terminals of the dedicated OR structure. 19. The CLB of claim 18, wherein in each sub-circuit the plurality of LUTs comprises four LUTs. 20. The CLB of claim 18, wherein in each sub-circuit the dedicated OR structure is implemented as a NAND gate with inverted inputs. 21. The CLB of claim 18, wherein in each sub-circuit the dedicated OR structure is configurable to selectively combine the signals from the plurality of LUTs. 22. The CLB of claim 21, wherein in each sub-circuit the dedicated OR structure comprises:a plurality of configuration memory cells;a plurality of multiplexers, each multiplexer having a first data input terminal coupled to an associated input terminal of the dedicated OR structure, a second data input terminal coupled to a ground, a select terminal coupled to an associated configuration memory cell, and an output terminal;a plurality of inverters each having an input terminal coupled to the output terminal of an associated multiplexer, each inverter further having an output terminal; anda NAND gate having a plurality of input terminals coupled to the output terminals of the inverters and further having an output terminal coupled to the output terminal of the dedicated OR structure. 23. A configurable logic block (CLB) for a programmable logic device (PLD), the CLB comprising:a first sub-circuit having an output terminal;a second sub-circuit having an output terminal; anda logical OR circuit having a first input terminal coupled to the output terminal of the first sub-circuit and a second input terminal coupled to the output terminal of the second sub-circuit,wherein each sub-circuit comprises:a plurality of configurable lookup tables (LUTs), each having a plurality of input terminals and an output terminal; anda dedicated OR structure having a plurality of input terminals and an output terminal coupled to the output terminal of the sub-circuit,wherein the output terminal of each of the plurality of LUTs is directly coupled to a different one of the input terminals of the dedicated OR structure. 24. The CLB of claim 23, wherein in each sub-circuit the plurality of LUTs comprises four LUTs. 25. The CLB of claim 23, wherein in each sub-circuit the dedicated OR structure is implemented as a NAND gate with inverted inputs. 26. The CLB of claim 23, wherein in each sub-circuit the dedicated OR structure is configurable to selectively combine the signals from the plurality of LUTS. 27. The CLB of claim 26, wherein in each sub-circuit the dedicated OR structure comprises:a plurality of configuration memory cells;a plurality of multiplexers, each multiplexer having a first data input terminal coupled to an associated input terminal of the dedicated OR structure, a second data input terminal coupled to a ground, a select terminal coupled to an associated configuration memory cell, and an output terminal;a plurality of inverters each having an input terminal coupled to the output terminal of an associated multiplexer, each inverter further having an output terminal; anda NAND gate having a plurality of input terminals coupled to the output terminals of the inverters and further having an output terminal coupled to the output terminal of the dedicated OR structure. 28. A programmable logic device (PLD), comprising:a plurality of configurable logic blocks (CLBs);a plurality of input/output blocks (IOBs); andan interconnect structure programmably interconnecting the CLBs and IOBs,wherein each CLB comprises:an input terminal coupled to the interconnect structure;a plurality of configurable lookup tables (LUTs), each having a plurality of input terminals and an output terminal; anda dedicated OR structure, the first dedicated OR structure having a plurality of input terminals and an output terminal, the output terminal of each of the plurality of LUTs being directly coupled to a different one of the input terminals of the dedicated OR structure,w herein the first dedicated OR structure further has an input terminal coupled to the input terminal of the CLB. 29. A programmable system, comprising:a memory circuit wherein a configuration bitstream is stored; anda programmable logic device (PLD) coupled to receive the configuration bitstream from the memory circuit, the PLD comprising a plurality of configurable logic blocks (CLBs) configured by data from the configuration bitstream, each CLB comprising:an external input terminal;a plurality of configurable lookup tables (LUTs), each having a plurality of input terminals and an output terminal; anda dedicated OR structure having a plurality of input terminals and an output terminal, the output terminal of each of the plurality of LUTs being directly coupled to a different one of the input terminals of the dedicated OR structure,wherein the first dedicated OR structure further has an input terminal coupled to the external input terminal of the CLB.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.