A system for equalizing the voltages across first and second batteries coupled in series at a common terminal comprising a capacitive storage element, first and second inductive storage elements, first and second switch circuits, and a control unit. The capacitive storage element is coupled to first
A system for equalizing the voltages across first and second batteries coupled in series at a common terminal comprising a capacitive storage element, first and second inductive storage elements, first and second switch circuits, and a control unit. The capacitive storage element is coupled to first and second nodes. The first inductive storage element is coupled between the first node and the first battery. The second inductive storage element is coupled between the second node and the second battery. The first switch circuit is coupled between the first node and the common terminal. The second switch circuit is coupled between the second node and the common terminal. The control circuit operates the first and second switch circuits to control current flow to the first and second batteries.
대표청구항▼
1. A system for equalizing the voltages across first and second main storage elements coupled in series at a common terminal, the system comprising:a capacitive storage element coupled to first and second nodes; a first inductive storage element coupled between the first node and the first main stor
1. A system for equalizing the voltages across first and second main storage elements coupled in series at a common terminal, the system comprising:a capacitive storage element coupled to first and second nodes; a first inductive storage element coupled between the first node and the first main storage element; a second inductive storage element coupled between the second node and the second main storage element; a first switch circuit coupled between the first node and the common terminal; a second switch circuit coupled between the second node and the common terminal; and a control circuit for operating the first and second switch circuits to control current flow to the first and second main storage elements. 2. A system as recited in claim 1, in which the first and second switch circuits each comprise a switch element and a diode connected in anti-parallel with the switch element.3. A system as recited in claim 1, in which the control circuit generates first and second control signals for operating the first and second switch circuits, where the second control signal is the inverse of the first signal.4. A system as recited in claim 1, in which the first and second control signals have a duty cycle of approximately fifty-percent.5. A system as recited in claim 1, in which the control circuit operates the first and second switch circuits such that the first switch circuit allows current flow when the second switch circuit prevents current flow and the second switch circuit allows current flow when the first switch circuit prevents current flow.6. A system as recited in claim 1 in which the control circuit operates the first and second switch circuits such that at least one of the first and second switch circuits is open at all times.7. A system as recited in claim 1, in which the control circuit operates the first and second switches such that current flowing into any of the first and second main storage elements is substantially continuous.8. A system as recited in claim 1, in which the control circuit comprises:a clock circuit for generating a clock signal; and an isolation circuit for isolating the clock circuit from switch circuits. 9. A system as recited in claim 3, in which the first and second control signals are generated based on predetermined system parameters.10. A system as recited in claim 3, in which the first and second control signals are generated based on a clock pulse.11. A system as recited in claim 9, in which the first and second control signals are further generated based on a clock pulse.12. A system as recited in claim 9, in which the first and second control signals are generated based on a comparison of the predetermined system parameters with a reference.13. A system for equalizing the voltages across a plurality of main storage elements coupled in series at at least one common terminal, the system comprising:a capacitive storage element associated with each pair of adjacent main storage elements coupled at one of the common terminals, where each capacitive storage element is coupled to first and second nodes; first and second inductive storage elements associated with each capacitive storage element, where the first inductive storage elements are coupled between the first nodes and a first main storage element of each pair of adjacent main storage elements, and the second inductive storage elements are coupled between the second nodes and a second main storage element of each pair of adjacent main storage elements; first and second switch circuits associated with each capacitive storage element, where the first switch circuits are coupled between the first nodes and the common terminal associated with each pair of adjacent main storage elements, and the second switch circuits are coupled between the second nodes and the common terminal associated with each pair of adjacent main storage elements; and a control circuit for operating the first and second switch circuits to control current flow to the main storage elements. 14. A system as recited in claim 13, in which the first and second switch circuits each comprise a switch element and a diode connected in anti-parallel with the switch element.15. A system as recited in claim 13, in which the control circuit generates first and second control signals for operating the first and second switch circuits, respectively, where the second control signal is the inverse of the first signal.16. A system as recited in claim 13, in which the first and second control signals have a duty cycle of approximately fifty-percent.17. A system as recited in claim 13, in which the control circuit operates the first and second switch circuits such that the first switch circuits allow current flow when the second switch circuits prevent current flow and the second switch circuits allow current flow when the first switch circuits prevent current flow.18. A system as recited in claim 13, in which the control circuit operates the first and second switch circuits such that at least one of the first and second switch circuits is open at all times.19. A system as recited in claim 13 in which the control circuit operates the first and second switches such that current flowing into any of the first and second main storage elements is substantially continuous.20. A system as recited in claim 13, in which the control circuit comprises:a clock circuit for generating a clock signal; and a plurality of isolation circuits for isolating the clock circuit from switch circuits. 21. A system as recited in claim 15, in which the first and second control signals are generated based on predetermined system parameters.22. A system as recited in claim 15, in which the first and second control signals are generated based on a clock pulse.23. A system as recited in claim 21, in which the first and second control signals are further generated based on a clock pulse.24. A system as recited in claim 21, in which the first and second control signals are generated based on a comparison of the predetermined system parameters with a reference.25. A method of equalizing the voltages across a plurality of main storage elements coupled in series comprising the steps of:identifying at least one pair of adjacent main storage elements comprising first and second main storage elements connected at a common terminal; providing a capacitive storage element for each pair of adjacent main storage elements; coupling the capacitive storage element to first and second nodes; providing first and second inductive storage elements for each capacitive storage element; coupling the first inductive storage elements between the first nodes and the first main storage elements; coupling the second inductive storage elements between the second nodes and the second main storage elements; providing first and second switch circuits for each capacitive storage element; coupling the first switch circuits between the first nodes and the common terminals; coupling the second switch circuits between the second nodes and the common terminals; and operating the first and second switch circuits to control current flow to the main storage elements. 26. A method as recited in claim 25, in which the step of operating the first and second switches comprises the steps of opening and closing the first and second switches such that current flowing into any of the first and second main storage elements is substantially continuous.27. A method as recited in claim 25, further comprising the steps of:forming a balancing module comprising one capacitive storage unit, one first inductive storage unit, second inductive storage unit, one first switch circuit, and one second switch circuit; attaching one balancing module to each pair of adjacent main storage elements. 28. A system for charging a plurality of main storage elements coupled in series at at least one common terminal, the system comprising:a charging system connected across the series connected main storage elements; a capacitive storage element associated with each pair of adjacent main storage elements coupled at one of the common terminals, where each capacitive storage element is coupled to first and second nodes; first and second inductive storage elements associated with each capacitive storage element, where the first inductive storage elements are coupled between the first nodes and a first main storage element of each pair of adjacent main storage elements, and the second inductive storage elements are coupled between the second nodes and a second main storage element of each pair of adjacent main storage elements; first and second switch circuits associated with each capacitive storage element, where the first switch circuits are coupled between the first nodes and the common terminal associated with each pair of adjacent main storage elements, and the second switch circuits are coupled between the second nodes and the common terminal associated with each pair of adjacent main storage elements; and a control circuit for operating the first and second switch circuits to control current flow to the main storage elements.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (21)
Peterson William Anders, Autonomous battery equalization circuit.
Pacholok David R. (Sleepy Hollow IL) Fouchard David T. (Madison WI) Ebner Walter B. (Lodi WI), Charge equalization of series connected cells or batteries.
Sullivan James D. ; Melvin John A., Storage battery equalizer with improved, constant current output filter, overload protection, temperature compensation a.
Lee, Joong Hui; Jang, Soo Yeup; Oh, Jeon Keun; Moon, Gun Woo; Park, Hong Sun; Kim, Chol Ho, Battery management system with integration of voltage sensor and charge equalizer.
Heidenreich, James Joseph; Haass, Michael A.; Le, Thanh Quoc; Jennings, Seth William, Charge equalization systems and methods for battery systems and uninterruptible power supplies.
Heidenreich, James Joseph; Haass, Michael A.; Le, Thanh Quoc; Jennings, Seth William, Charge equalization systems and methods for battery systems and uninterruptible power supplies.
Crawford, John D; Hoffman, Peter F; Spartano, David A; Huang, Frank F, Energy storage system and method of sequentially charging a first and second battery cell based on voltage potential.
Studyvin, William B.; Coatney, Eric; Pennock, Tim; Shimp, Phillip; Miller, Greg, Method and system for cell equalization with charging sources and shunt regulators.
Studyvin, William B.; Coatney, Eric; Pennock, Tim; Shimp, Phillip; Miller, Greg, Method and system for cell equalization with switched charging sources.
Adams, Jason O.; Blair, Edward J.; Cooney, Andrew Karl; Jain, Soumya; Kirby, David A.; Lundy, Stephen; Mierta, Justin J.; Mistarz, Daniel W.; Newman, Jr., Robert C.; Ogden, Jr., Peter W.; Roe, Jonathan L.; Wu, Chen Ming; Zernhelt, Justin M.; Chambers, Samuel F., Motorized window treatment.
Castelaz, Jim Michael; Riley, Jessica; Diamond, Steven; Chang, Sam; Parikh, Vishal; Tsai, Benson, System and method for managing a power system with multiple power components.
Castelaz, Jim Michael; Riley, Jessica; Diamond, Steven; Chang, Sam; Parikh, Vishal; Tsai, Benson, System and method for managing a power system with multiple power components.
Dos Santos Ramos, Igor; Knitt, Andrew A.; Kwok, Wellington Ying-Wei; Wang, Kaiyu, Systems and methods for detecting ultracapacitor cell short circuits.
Zhou, Zhi; Wiegman, Herman Lucas Norbet; Berry, Irene Michelle; Salasoo, Lembit, Systems and methods for recharging vehicle-mounted energy storage devices.
Heidenreich, Jim; Peck, Toby; Paoli, Craig; Schmidt, Peter; Thomas, Greg; Rodgers, John, Uninterruptible power supply systems and methods for communication systems.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.