$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Configuration in a configurable system on a chip 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-015177
  • G06F-01328
  • H03K-019177
출원번호 US-0419386 (1999-10-15)
발명자 / 주소
  • Fox, Brian
  • Papaliolios, Andreas
출원인 / 주소
  • Xilinx, Inc.
대리인 / 주소
    Blakely, Sokoloff, Taylor &
인용정보 피인용 횟수 : 50  인용 특허 : 23

초록

The present invention allows a user to customize the configuration sequence of a configurable system on a chip (CSoC), thereby adding considerable flexibility to the configuration process. The present invention also provides certain features, transparent to the user, which optimize system resources

대표청구항

1. A method of using a multi-master system bus on a configurable system on a chip (CSoC), the CSoC including configurable system logic (CSL), the method comprising:controlling the multi-master system bus for configuration using a first device, the first device comprising a selectable one of an on-ch

이 특허에 인용된 특허 (23)

  1. Yazdy Farid A., Address and data bus arbiter for pipelined transactions on a split bus.
  2. Morgan David K. (Hopkinton MA), Automatic sizing memory system with multiplexed configuration signals at memory modules.
  3. Freeman Ross H. (San Jose CA), Configurable electrical circuit having configurable logic elements and configurable interconnects.
  4. Steven Paul Winegarden ; Bart Reynolds ; Brian Fox ; Jean-Didier Allegrucci ; Sridhar Krishnamurthy ; Danesh Tavana ; Arye Ziklik ; Andreas Papaliolios ; Stanley S. Yang ; Fung Fung Lee, Configurable processor system unit.
  5. Shaila Hanrahan ; Christopher E. Phillips, Control fabric unit including associated configuration memory and PSOP state machine adapted to provide configuration address to reconfigurable functional unit.
  6. Russell Richard G., General purpose dynamically programmable state engine for executing finite state machines.
  7. Kean Thomas A. (Edinburgh GB6), Hierarchically connectable configurable cellular array.
  8. Young Steven P. ; Chaudhary Kamal ; Bapat Shekhar ; Krishnamurthy Sridhar ; Costello Philip D., High speed bus with tree structure for selecting bus driver.
  9. Young Steven P. (San Jose CA) Chaudhary Kamal (Milpitas CA), High speed tristate bus with multiplexers for selecting bus driver.
  10. Erickson Charles R. (Fremont CA) Alfke Peter H. (Los Altos Hills CA), Input signal interface with independently controllable pull-up and pull-down circuitry.
  11. Gilson Kent L. (255 N. Main St. ; Apt. 210 Salt Lake City UT 84115), Integrated circuit computing device comprising a dynamically configurable gate array having a microprocessor and reconfi.
  12. Haines Ralph Warren ; O'Neill Dan Craig ; Pries Stephen C. ; Miller William V. ; Waterson Kent B. ; Weinman David S. ; Shay Michael J. ; Pang Jianhua Helen ; Herrington Daniel R. ; Marley Brian J. ; , Integrated circuit with multiple functions sharing multiple internal signal buses according to distributed bus access an.
  13. Wong Dale ; Phillips Christopher E. ; Cooke Laurence H., Integrated processor and programmable data path chip for reconfigurable computing.
  14. Bradley L. Taylor, Local memory unit system with global access for use on reconfigurable chips.
  15. Gittinger Robert Paul (Austin TX) Spilo David Allen (Austin TX), Method for testing integrated memory using an integrated DMA controller.
  16. Cedar Yoram ; Ziklik Arye, Microcontroller accessible macrocell.
  17. Pinai Felix ; Phan Manhtien, Multiprocessor arrangement including bus arbitration scheme involving plural CPU clusters that address each other as "p.
  18. Monroe Midori Jean,CAX ; Messer Dion Dee, Parallel processing building block chip.
  19. Ziklik Arye (Sunnyvale CA) Shubat Alexander (Fremont CA) Cedar Yoram (Cupertino CA) Pasternak John H. (Fremont CA), Peripheral port with volatile and non-volatile configuration.
  20. Normoyle Kevin B. ; Ebrahim Zahir ; Nishtala Satyanarayana ; Van Loo William C. ; Coffin ; III Louis F., Pipelined distributed bus arbitration system.
  21. Smith Stephen J., Reconfigurable computer architecture using programmable logic devices.
  22. Pierce Kerry M. (Fremont CA) Erickson Charles R. (Fremont CA), Soft wakeup output buffer.
  23. Topolewski Todd J. (Oakland CA) Weir Christine M. (Santa Cruz CA) Reynolds Bart (Campbell CA) Smuts Julia M. (San Jose CA) Wynn Pardner (San Jose CA) Trimberger Stephen M. (San Jose CA), Structure and method for manually controlling automatic configuration in an integrated circuit logic block array.

이 특허를 인용한 특허 (50)

  1. Madurawe,Raminda Udaya, Alterable application specific integrated circuit (ASIC).
  2. Xia, Renxin; Joyce, Juju Chacko; Prasad, Nitin; Veenstra, Kerry; Duwel, Keith, Apparatus and methods for communicating with programmable devices.
  3. Xia, Renxin; Joyce, Juju Chacko; Prasad, Nitin; Veenstra, Kerry; Duwel, Keith, Apparatus and methods for communicating with programmable devices.
  4. Xia, Renxin; Joyce, Juju; Prasad, Nitin; Veenstra, Kerry; Duwel, Keith, Apparatus and methods for communicating with programmable devices.
  5. Xia, Renxin; Joyce, Juju; Prasad, Nitin; Veenstra, Kerry; Duwel, Keith, Apparatus and methods for communicating with programmable devices.
  6. Xia, Renxin; Joyce, Juju Chacko; Prasad, Nitin; Veenstra, Kerry; Duwel, Keith, Apparatus and methods for communicating with programmable logic devices.
  7. Xia, Renxin; Joyce, Juju Chacko; Prasad, Nitin; Veenstra, Kerry; Duwel, Keith, Apparatus and methods for communicating with programmable logic devices.
  8. Xia,Renxin; Joyce,Juju Chacko; Prasad,Nitin; Veenstra,Kerry; Duwel,Keith, Apparatus and methods for communicating with programmable logic devices.
  9. Madurawe, Raminda U.; White, Thomas H., Automated metal pattern generation for integrated circuits.
  10. Collins,Anthony J.; Schultz,David P.; Jacobson,Neil G.; McGettigan,Edward S.; Fross,Bradley K., Boundary-scan circuit used for analog and digital testing of an integrated circuit.
  11. Couvert, Patrice; Cauchy, Xavier; Philippe, Anthony; Ferroussat, Sėbastien, DMA controller, system on chip comprising such a DMA controller, method of interchanging data via such a DMA controller.
  12. Huang, Jinsong, Device and method of configuring a device having programmable logic.
  13. Goetting, F. Erich; McGrath, John; Collins, Anthony J., Dynamic reconfiguration of a system monitor (DRPORT).
  14. Tang,Howard; Fontana,Fabiano; Rutledge,David L.; Agrawal,Om P.; Law,Henry, Flexible memory architectures for programmable logic devices.
  15. Tyson,James M., Functional pre-configuration of a programmable logic device.
  16. Tyson,James M., Functional pre-configuration of a programmable logic device.
  17. Brown, Andrew; Neufeld, E. David; Barron, Dwight L.; Fisher, Andrew L., Hardware enablement using an interface.
  18. Agarwal, Anant, Managing yield for a parallel processing integrated circuit.
  19. Burney, Ali H.; Mansur, Daniel R., Methods and apparatus for control and configuration of programmable logic devices.
  20. Burney,Ali H.; Mansur,Daniel R., Methods and apparatus for control and configuration of programmable logic devices.
  21. Walstrum, Jr.,James A.; Wennekamp,Wayne E.; Edwards,Eric E., Multi-boot configuration of programmable devices.
  22. Madurawe, Raminda Udaya, Pads and pin-outs in three dimensional integrated circuits.
  23. Madurawe, Raminda Udaya, Pads and pin-outs in three dimensional integrated circuits.
  24. Madurawe, Raminda Udaya, Pads and pin-outs in three dimensional integrated circuits.
  25. Madurawe, Raminda Udaya, Pads and pin-outs in three dimensional integrated circuits.
  26. Walstrum, Jr.,James A.; Knapp,Steven K.; Wennekamp,Wayne E., Parallel interface for configuring programmable devices.
  27. Tang,Howard; Agrawal,Om P.; Rutledge,David L.; Fontana,Fabiano, Programmable logic device providing a serial peripheral interface.
  28. Tang, Howard; Spinti, Roger; Kow, San Ta, Programmable logic device providing serial peripheral interfaces.
  29. Tang,Howard; Law,Henry; Rutledge,David L.; Agrawal,Om P.; Fontana,Fabiano, Programmable logic devices with transparent field reconfiguration.
  30. Fontana, Fabiano; Law, Henry; Tang, Howard; Agrawal, Om P.; Rutledge, David L., Programmable logic devices with user non-volatile memory.
  31. Madurawe, Raminda Udaya, Programmable structured arrays.
  32. Madurawe, Raminda Udaya, Programmable structured arrays.
  33. Imafuku,Kazuaki, Reconfigurable integrated circuit device for automatic construction of initialization circuit.
  34. Blodget,Brandon J.; McMillan,Scott P.; James Roxby,Philip B.; Sundararajan,Prasanna; Keller,Eric R.; Curd,Derek R.; Kalra,Punit S.; LeBlanc,Richard J.; Eck,Vincent P., Reconfiguration of a programmable logic device using internal control.
  35. Tang,Howard; Shen,Ju; Kow,San Ta, Reconfiguration of programmable logic devices.
  36. Vadi,Vasisht Mantra; Schultz,David P.; Logue,John D.; McGrath,John; Collins,Anthony; Goetting,F. Erich, Reconfiguration port for dynamic reconfiguration.
  37. Vadi,Vasisht Mantra; Schultz,David P.; Logue,John D.; McGrath,John; Collins,Anthony; Goetting,F. Erich, Reconfiguration port for dynamic reconfiguration--sub-frame access for reconfiguration.
  38. Vadi,Vasisht Mantra; Schultz,David P.; Logue,John D.; McGrath,John; Collins,Anthony; Goetting,F. Erich, Reconfiguration port for dynamic reconfiguration-controller.
  39. Vadi,Vasisht Mantra; Schultz,David P.; Logue,John D.; McGrath,John; Collins,Anthony; Goetting,F. Erich, Reconfiguration port for dynamic reconfiguration-system monitor interface.
  40. Goetting,F. Erich; Jennings,John K.; Collins,Anthony J.; Quinn,Patrick J., System monitor in a programmable logic device.
  41. Goetting,F. Erich; Jennings,John K.; Collins,Anthony J.; Quinn,Patrick J., System monitor in a programmable logic device.
  42. Goetting,F. Erich; Jennings,John K.; Collins,Anthony J.; Quinn,Patrick J., System monitor in a programmable logic device.
  43. Madurawe, Raminda Udaya, Three dimensional integrated circuits.
  44. Madurawe, Raminda Udaya, Three dimensional integrated circuits.
  45. Madurawe, Raminda Udaya, Three dimensional integrated circuits.
  46. Madurawe, Raminda Udaya, Three dimensional integrated circuits.
  47. Madurawe, Raminda Udaya, Three dimensional integrated circuits.
  48. Madurawe, Raminda, Timing exact design conversions from FPGA to ASIC.
  49. Agrawal,Om P.; Tang,Howard; Wong,Jack, Upgradeable and reconfigurable programmable logic device.
  50. Agrawal,Om P.; Tang,Howard; Wong,Jack, Upgradeable and reconfigurable programmable logic device.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로