Emission process for a single photon, corresponding semiconducting device and manufacturing process
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-029/06
H01L-031/072
H01L-031/109
출원번호
US-0429908
(2003-05-05)
우선권정보
FR-0005539 (2002-05-03)
발명자
/ 주소
Monfray, St?phane
Dutartre, Didier
Boeuf, Fr?d?ric
출원인 / 주소
STMicroelectronics SA
대리인 / 주소
Allen, Dyer, Doppelt, Milbrath &
인용정보
피인용 횟수 :
0인용 특허 :
4
초록▼
An integrated circuit includes a semiconductor device forming a single photon source, and includes a MOS transistor on a silicon substrate. The MOS transistor has a mushroom shaped gate for outputting a single electron on its drain in a controlled manner in response to a control voltage applied to i
An integrated circuit includes a semiconductor device forming a single photon source, and includes a MOS transistor on a silicon substrate. The MOS transistor has a mushroom shaped gate for outputting a single electron on its drain in a controlled manner in response to a control voltage applied to its gate. The transistor also includes at least one silicon compatible quantum box. The quantum box is electrically coupled to the drain region of the transistor, and is capable of outputting a single photon on reception of a single electron emitted by the transistor.
대표청구항▼
1. An integrated circuit comprising:a semiconductor substrate; and a semiconductor device on said semiconductor substrate and forming a single photon source, said semiconductor device comprising: a MOS transistor comprising a source, a drain, and a mushroom shaped gate for outputting a single electr
1. An integrated circuit comprising:a semiconductor substrate; and a semiconductor device on said semiconductor substrate and forming a single photon source, said semiconductor device comprising: a MOS transistor comprising a source, a drain, and a mushroom shaped gate for outputting a single electron to the drain in response to a control voltage being applied to the mushroom shaped gate, and at least one quantum box electrically coupled to the drain for outputting a single photon based on reception of the single electron by the drain. 2. An integrated circuit according to claim 1, wherein the mushroom shaped gate comprises a gate bottom with a length L and a width W, and a cap above the gate bottom; said MOS transistor further comprising side insulation regions adjacent to the sides of the mushroom shaped gate; and wherein the source and drain are adjacent to the sides of the gate bottom.3. An integrated circuit according to claim 2, wherein said MOS transistor further comprises a channel defined between the source and drain; and wherein L and W are chosen so that thermal energy of electrons in the source is less than an electrostatic energy of an electron penetrating into the channel.4. An integrated circuit according to claim 3, wherein an operating temperature of said semiconductor device is less than 77° K, and L is less than 50 nm.5. An integrated circuit according to claim 3, wherein W is less than 500 nm.6. An integrated circuit according to claim 3, wherein said semiconductor device further comprises control means for outputting the control voltage, the control voltage having a first value so that said MOS transistor will not be conducting, and a second value that allows a quantum well to be created in the channel so that the single electron passes from the source to the channel and then to the drain.7. An integrated circuit according to claim 6, wherein L is greater than or equal to 10 nanometers and less than 50 nanometers; and wherein a product of the second value of the control voltage and a charge of an electron is an integer multiple of the electrostatic energy of the electron penetrating into the channel.8. An integrated circuit according to claim 7, wherein the product of the second value and the charge of the electron is equal to the electrostatic energy of the electron penetrating into the channel.9. An integrated circuit according to claim 6, wherein said control means outputs the first and second values of the control voltage at an operating frequency greater than an output frequency of an electron from the channel.10. An integrated circuit according to claim 9, wherein the operating frequency is between 1 MHz and 1 GHz.11. An integrated circuit according to claim 3, wherein L is less than 10 nanometers, and the second value of the control voltage corresponds to an alignment of a fundamental level of energy of said semiconductor device with a Fermi level of the source.12. An integrated circuit according to claim 1, wherein a voltage applied to the drain is less than 10 mV so that the mushroom shaped gate will output the single electron thereto.13. An integrated circuit according to claim 1, wherein said at least one quantum box comprises a plurality of quantum boxes.14. An integrated circuit according to claim 1, further comprising an implanted region in said semiconductor substrate under said at least one quantum box, said implanted region having a same type of conductivity as the drain and in contact therewith.15. An integrated circuit according to claim 1, wherein said at least one quantum box comprises germanium encapsulated in silicon.16. An integrated circuit according to claim 1, wherein said semiconductor device further comprises a layer of insulating material thereon and surrounding said MOS transistor, said layer of insulating material including an opening above said at least one quantum box for forming an optical wave guide.17. An integrated circuit according to claim 1, wherein said semiconductor device is operated within a refrigerated environment.18. A cryptography device comprising:a single photon source comprising a semiconductor substrate, and a semiconductor device on said semiconductor substrate and comprising a control circuit for outputting a control voltage, a MOS transistor comprising a source, a drain, a channel defined between the source and drain, and a mushroom shaped gate for outputting a single electron to the drain in response to the control voltage being applied to the mushroom shaped gate, and at least one quantum box electrically coupled to the drain for outputting a single photon based on reception of the single electron by the drain, the control voltage having a first value so that said MOS transistor will not be conducting, and a second value that allows the single electron to pass from the source to the channel and then to the drain. 19. A cryptography device according to claim 18, wherein the mushroom shaped gate comprises a gate bottom with a length L and a width W, and a cap above the gate bottom; said MOS transistor further comprising side insulation regions adjacent to the sides of the mushroom shaped gate; and wherein the source and drain are adjacent to the sides of the gate bottom.20. A cryptography device according to claim 19, wherein L and W are chosen so that thermal energy of electrons in the source is less than an electrostatic energy of an electron penetrating into the channel.21. A cryptography device according to claim 20, wherein L is greater than or equal to 10 nanometers and less than 50 nanometers; and wherein a product of the second value of the control voltage and a charge of an electron is an integer multiple of the electrostatic energy of the electron penetrating into the channel.22. A cryptography device according to claim 20, wherein L is less than 10 nanometers, and the second value of the control voltage corresponds to an alignment of a fundamental level of energy of said semiconductor device with a Fermi level of the source.23. A cryptography device according to claim 18, wherein said control circuit outputs the first and second values of the control voltage at an operating frequency greater than an output frequency of an electron from the channel.24. A cryptography device according to claim 18, further comprising an implanted region in said semiconductor substrate under said at least one quantum box, said implanted region having a same type of conductivity as the drain and in contact therewith.25. A cryptography device according to claim 18, wherein said at least one quantum box comprises germanium encapsulated in silicon.26. A cryptography device according to claim 18, wherein said semiconductor device further comprises a layer of insulating material thereon and surrounding said MOS transistor, said layer of insulating material including an opening above said at least one quantum box for forming an optical wave guide.27. A process for making a semiconductor device that forms a single photon source, the process comprising:forming a MOS transistor on a semiconductor substrate, the MOB transistor comprising a source, a drain, and a mushroom shaped gate for outputting a single electron to the drain in response to a control voltage being applied to the mushroom shaped gate; and forming at least one quantum box on the semiconductor substrate that is electrically coupled to the drain for outputting a single photon based on reception of the single electron by the drain. 28. A process according to claim 27, wherein each quantum box comprises germanium encapsulated in silicon.29. A process according to claim 28, wherein the germanium is selectively grown on a first surface region of the semiconductor substrate, and wherein the silicon is selectively grown on the germanium.30. A process according to claim 27, wherein forming the at least one quantum box comprises forming a plurality of quantum boxes.31. A process according to claim 27, further comprising forming a gate oxide layer on the semiconductor substrate; and wherein forming the mushroom shaped gate comprises:forming a gate body on the gate oxide layer; and etching the gate body to form a gate bottom above which there is a gate cap. 32. A process according to claim 31, wherein the gate body comprises a lower layer and an upper layer thereon; and wherein etching the gate body comprises selectively etching the lower layer with respect to the upper layer.33. A process according to claim 32, wherein the lower layer comprises silicon and a germanium alloy, and the upper layer comprises silicon.34. A process according to claim 31, wherein the source and drain are formed while using the gate cap as a hard mask.35. A process according to claim 27, wherein the mushroom shaped gate is formed so that it comprises a gate bottom with a length L and a width W, and a cap above the gate bottom; and further comprising forming side insulation regions adjacent to the sides of the mushroom shaped gate, with the source and drain being adjacent to the sides of the gate bottom.36. A process according to claim 35, wherein the MOS transistor further comprises a channel defined between the source and drain; and wherein L and W are chosen so that thermal energy of electrons in the source is less than an electrostatic energy of an electron penetrating into the channel.37. A process according to claim 27, further comprising forming a control circuit on the semiconductor substrate for outputting the control voltage, the control voltage having a first value so that the MOS transistor will not be conducting, and a second value that allows a quantum well to be created in the channel so that the single electron passes from the source to the channel and then to the drain.38. A process for emitting a single photon using a semiconductor device comprising a MOS transistor on a semiconductor substrate, the MOS transistor comprising a source, a drain, and a mushroom shaped gate, the semiconductor device also comprising at least one quantum box electrically coupled to the drain, the process comprising:applying a control voltage to the mushroom shaped gate for outputting a single electron to the drain; and trapping the single electron in the at least one quantum box and causing the single photon to be emitted therefrom. 39. A process according to claim 38, wherein the mushroom shaped gate comprises a gate bottom with a length L and a width W, and a cap above the gate bottom; the MOS transistor further comprising side insulation regions adjacent to the sides of the mushroom shaped gate; and wherein the source and drain are adjacent to the sides of the gate bottom.40. A process according to claim 39, wherein the MOS transistor further comprises a channel defined between the source and drain; and wherein L and W are chosen so that thermal energy of electrons in the source is less than an electrostatic energy of an electron penetrating into the channel.41. A process according to claim 40, wherein an operating temperature of the semiconductor device is less than 77° K, and L is less than 50 nm and W is less than 500 nm.42. A process according to claim 40, wherein the semiconductor device further comprises a control circuit for outputting the control voltage, the control voltage having a first value so that the MOS transistor will not be conducting, and a second value that allows a quantum well to be created in the channel so that the single electron passes from the source to the channel and then to the drain.43. A process according to claim 42, wherein the control circuit outputs the first and second values of the control voltage at an operating frequency greater than an output frequency of an electron from the channel.44. A process according to claim 38, wherein a voltage applied to the drain is less than 10 mV so that the mushroom shaped gate will output the single electron thereto.45. A process according to claim 38, wherein the at least one quantum box comprises germanium encapsulated in silicon.46. A process according to claim 38, wherein the semiconductor device further comprises a layer of insulating material thereon and surrounding the MOS transistor, the layer of insulating material including an opening above the at least one quantum box for forming an optical wave guide.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.