$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Efficient interpolator for high speed timing recovery 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-017/17
  • G06F-017/10
출원번호 US-0439401 (2003-05-16)
발명자 / 주소
  • Conway, Thomas
  • Byrne, Jason
출원인 / 주소
  • STMicroelectronics NV
인용정보 피인용 횟수 : 26  인용 특허 : 15

초록

A data processing circuit includes a digital data source having an output carrying a sequence of digital signals. A pre-filter is coupled to the output of the digital data source. The pre-filter has a first output that carries a second sequence of digital signals and a second output that carries a t

대표청구항

1. A circuit comprising:a plurality of n multipliers, each multiplier having a first input and a second input, n being an integer greater than one; a coefficient memory having at least n outputs, each output of the coefficient memory being coupled to a respective one of the multipliers at the first

이 특허에 인용된 특허 (15)

  1. Capofreddi, Peter, Analog discrete-time FIR filter.
  2. Farrow Cecil W. (Highlands NJ), Continuously variable digital delay circuit.
  3. Spurbeck Mark S. ; Behrens Richard T., Cost reduced interpolated timing recovery in a sampled amplitude read channel.
  4. Kiriaki Sami ; Krenik William R., Fir filter architecture.
  5. Kiriaki Sami ; Nagaraj Krishnasawamy ; Glover Kerry C., Fir filter architecture with precise timing acquisition.
  6. Spurbeck Mark S. ; Bliss William G. ; Sheerin Howard H., Fixed sample rate sampled amplitude read channel for zoned magnetic recording.
  7. Lu Jinghui, Interpolation filter and method for switching between integer and fractional interpolation rates.
  8. Reed David E. ; Bliss William G., Magnetic disk sampled amplitude read channel employing interpolated timing recovery for synchronous detection of embedde.
  9. Alonso Sydney A. (Norwich VT), Method of and apparatus for extending the useful dynamic range of digital-audio systems.
  10. Lish Charles A. (Yorktown Heights NY), Optimized sparse transversal filter.
  11. Behrens Richard T. ; Welland David R. ; Dudley Trent O. ; Spurbeck Mark S., Sampled amplitude read channel employing a residue number system FIR filter in an adaptive equalizer and in interpolated.
  12. Tuttle Tyson ; Vishakhadatta Diwakar ; Hein Jerrel P. ; Welland David R. ; Reed David E. ; Behrens Richard T. ; Bliss William G. ; Romano Paul M. ; Dudley Trent O. ; Zook Christopher P., Sampled amplitude read channel employing a user data frequency synthesizer and a servo data frequency synthesizer.
  13. Spurbeck Mark S. (Louisville CO) Behrens Richard T. (Littleton CO) Feyh German S. (Boulder CO), Sampled amplitude read channel employing interpolated timing recovery.
  14. Fujita Tadao (Kanagawa) Takayama Jun (Tokyo) Ninomiya Takeshi (Kanagawa JPX), Sampling rate converting apparatus.
  15. Suesada Kunio (Ikoma JPX), Sub-nyquist sampling apparatus with improved effects processing.

이 특허를 인용한 특허 (26)

  1. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter J., Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  2. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter J., Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  3. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  4. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive processor for performing an operation with simple and complex units each comprising configurably interconnected heterogeneous elements.
  5. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, system and method for configuration of adaptive integrated circuitry having fixed, application specific computational elements.
  6. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, system and method for configuration of adaptive integrated circuitry having heterogeneous computational elements.
  7. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, system and method for configuration of adaptive integrated circuitry having heterogeneous computational elements.
  8. Heidari, Ghobad; Chang, Kuor Hsin; Master, Paul L.; Hogenauer, Eugene B.; Scheuermann, Walter James, Communications module, device, and method for implementing a system acquisition function.
  9. Liao, Yu; Song, Hongwei; Xia, Haitao, Data sequence detection in band-limited channels based on equalization interpolation.
  10. Wang, Alvin J.; Sharma, Manmohan K., Disk drive adjusting digital phase locked loop over sector data with frequency induced phase error measured over preamble.
  11. Kim,Kyu Hyoun, Jitter suppressing delay locked loop circuits and related methods.
  12. Sambhwani, Sharad; Heidari, Ghobad, Low I/O bandwidth method and system for implementing detection and identification of scrambling codes.
  13. Sambhwani, Sharad; Heidari, Ghobad, Low I/O bandwidth method and system for implementing detection and identification of scrambling codes.
  14. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  15. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  16. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  17. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  18. Scheuermann,W. James; Frost, III,Otis Lamont, Reconfigurable filter node for an adaptive computing machine.
  19. Azizi,Seyed Ali, Sample rate converter having a zero-phase filter.
  20. Azizi,Seyed Ali, Sample rate converter having a zero-phase filter.
  21. LaBerge, Paul A., System and method for controlling timing of output signals.
  22. LaBerge, Paul A., System and method for controlling timing of output signals.
  23. LaBerge, Paul A., System and method for controlling timing of output signals.
  24. LaBerge, Paul A., System and method for controlling timing of output signals.
  25. LaBerge,Paul A., System and method for controlling timing of output signals.
  26. Master, Paul L.; Watson, John, System for adapting device standards after manufacture.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로