IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0611024
(2000-07-06)
|
발명자
/ 주소 |
|
출원인 / 주소 |
- Massachusetts Institute of Technology
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
26 인용 특허 :
138 |
초록
▼
A semiconductor structure including a semiconductor substrate, at least one first crystalline epitaxial layer on the substrate, the first layer having a surface which is planarized, and at least one second crystalline epitaxial layer on the at least one first layer. In another embodiment of the inve
A semiconductor structure including a semiconductor substrate, at least one first crystalline epitaxial layer on the substrate, the first layer having a surface which is planarized, and at least one second crystalline epitaxial layer on the at least one first layer. In another embodiment of the invention there is provided a semiconductor structure including a silicon substrate, and a GeSi graded region grown on the silicon substrate, compressive strain being incorporated in the graded region to offset the tensile strain that is incorporated during thermal processing. In yet another embodiment of the invention there is provided a semiconductor structure including a semiconductor substrate, a first layer having a graded region grown on the substrate, compressive strain being incorporated in the graded region to offset the tensile strain that is incorporated during thermal processing, the first layer having a surface which is planarized, and a second layer provided on the first layer. In still another embodiment of the invention there is provided a method of fabricating a semiconductor structure including providing a semiconductor substrate, providing at least one first crystalline epitaxial layer on the substrate, and planarizing the surface of the first layer.
대표청구항
▼
1. A semiconductor structure comprising:a semiconductor substrate; at least one first crystalline epitaxial layer on said substrate, said first layer having a surface which is planarized; and at least one second crystalline epitaxial layer on said at least one first layer, wherein said first and sec
1. A semiconductor structure comprising:a semiconductor substrate; at least one first crystalline epitaxial layer on said substrate, said first layer having a surface which is planarized; and at least one second crystalline epitaxial layer on said at least one first layer, wherein said first and second crystalline epitaxial layers are lattice mismatched with respect to each other. 2. The structure of claim 1, wherein said at least one first crystalline epitaxial layer is lattice mismatched with respect to the substrate.3. The structure of claim 2, wherein said at least one first layer comprises a composition graded relaxed epitaxial region.4. The structure of claim 1, wherein said at least one second crystalline epitaxial layer is lattice mismatched with respect to the substrate.5. The structure of claim 4, wherein said at least one second layer comprises a composition grade relaxed epitaxial region.6. The structure of claim 1, wherein said first and second layers comprise composition graded relaxed epitaxial regions.7. The structure of claim 6, wherein said at least one first layer comprises a first composition graded relaxed epitaxial region and a first uniform composition layer.8. The structure of claim 7, wherein said at least one second layer comprises a second uniform composition layer and a second composition graded relaxed epitaxial region.9. The structure of claim 8, wherein said first and second uniform composition layers are substantially lattice mismatched.10. The structure of claim 8, wherein the surface of said at least one second layer comprises substantially fewer threading dislocations and dislocation pile-ups.11. The structure of claim 8, wherein said substrate comprises silicon, and said first and second composition graded relaxed epitaxial regions and said first and second uniform composition layers comprise a GexSi1?x alloy.12. The structure of claim 11, wherein the planarization occurs at a composition of approximately 50%.13. The structure of claim 12, wherein the final Ge concentration is approximately between 70 and 100%.14. The structure of claim 11, wherein compressive strain is incorporated in said graded region to offset the tensile strain that is incorporated during thermal processing.15. The structure of claim 1, wherein said at least one second crystalline epitaxial layer comprises a surface which is planarized.16. The structure of claim 15, wherein subsequent epitaxial layers are provided on said second layer, each of which comprises a surface which is planarized.17. The structure of claim 15, wherein a first planarization occurs at approximately between 20 and 35% GeSi, and a second planarization occurs at approximately between 50 and 70% GeSi.18. The structure of claim 1, wherein said first layer is planarized by chemical-mechanical polishing.19. The structure of claim 1, wherein alloys of GexSi1?x from x=0 to about x?35% are grown at 750° C., alloys from x=35 to about x?75% are grown at between 650° C. and 750° C., and alloys greater than 75% are grown at 550° C.20. A semiconductor structure comprising:a silicon substrate; a GeSi graded region grown on said silicon substrate; and a uniform composition cap layer on said graded region, said uniform composition layer being nearly stress-free notwithstanding lattice mismatch with respect to said graded region. 21. The structure of claim 20, wherein said graded region comprises a surface which is planarized.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.