Method for increasing rate at which a comparator in a metastable condition transitions to a steady state
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H03M-001/06
출원번호
US-0798552
(2004-03-12)
발명자
/ 주소
Mulder, Jan
van der Goes, Franciscus M. L.
출원인 / 주소
Broadcom Corporation
대리인 / 주소
Sterne, Kessler, Goldstein &
인용정보
피인용 횟수 :
6인용 특허 :
14
초록▼
A method for reducing bit errors in an analog to digital converter having an array of comparators. The outputs of first and second comparators are received as in inputs to an Exclusive OR gate. The first and second comparators are separated in the array by a third comparator. The output of the Exclu
A method for reducing bit errors in an analog to digital converter having an array of comparators. The outputs of first and second comparators are received as in inputs to an Exclusive OR gate. The first and second comparators are separated in the array by a third comparator. The output of the Exclusive OR gate is used to determine if the third comparator is in a metastable condition. If the third comparator is in a metastable condition, the bias current of the latch circuit of the third comparator is increased to increase the rate at which the third comparator transitions to a steady state.
대표청구항▼
1. In an array of comparators, a method for increasing a rate at which a comparator in a metastable condition transitions to a steady state, comprising the steps of:(1) identifying, in the array of comparators, the comparator in the metastable condition; and (2) providing a bias current to said iden
1. In an array of comparators, a method for increasing a rate at which a comparator in a metastable condition transitions to a steady state, comprising the steps of:(1) identifying, in the array of comparators, the comparator in the metastable condition; and (2) providing a bias current to said identified comparator in the metastable condition, such that the rate at which the comparator in the metastable condition transitions to the steady state is increased. 2. The method of claim 1, wherein said providing step comprises the step of:controlling a current output from a variable current source that provides the bias current for a latch circuit of said identified comparator in the metastable condition. 3. The method of claim 1, wherein said identifying step comprises the steps of:(a) comparing a characteristic of a first comparator of the array of comparators with a characteristic of a second comparator of the array of comparators, wherein the first comparator and the second comparator are separated in the array of comparators by a third comparator in the array of comparators; and (b) determining if the third comparator is the comparator in the metastable condition based on said compared characteristics. 4. The method of claim 3, wherein said comparing step comprises the step of:receiving the characteristics as inputs to an Exclusive OR gate. 5. The method of claim 4, said providing step comprises the step of:controlling a current output from a variable current source that provides the bias current for a latch circuit of said identified comparator in the metastable condition with an output of the Exclusive OR gate. 6. In an array of comparators, a method for increasing a rate at which a comparator in a metastable condition transitions to a steady state, comprising the steps of:(1) comparing a characteristic of a first comparator of the array of comparators with a characteristic of a second comparator of the array of comparators by receiving the characteristics as inputs to an Exclusive OR gate, wherein the first comparator and the second comparator are separated in the array of comparators by a third comparator in the array of comparators; (2) determining if the third comparator is the comparator in the metastable condition based on said compared characteristics; and (3) connecting a first current source in parallel with a second current source to increase the bias current for a latch circuit of said determined comparator in the metastable condition. 7. The method of claim 6, further comprising the step of:controlling a switch that connects the first current source in parallel with the second current source with an output of the Exclusive OR gate. 8. In an array of comparators that includes a first, a second, and a third comparator, a method for increasing a rate at which the third comparator transitions to a steady state, comprising the steps of:(1) comparing an output of the first comparator with an output of the second comparator; and (2) providing a bias current to the third comparator based on said compared first and second outputs. 9. The method of claim 8, wherein said comparing step comprises the step of:receiving the first and second outputs as inputs to an Exclusive OR gate. 10. The method of claim 9, wherein said providing step comprises the step of:controlling a variable current source that provides the bias current for a latch circuit of the third comparator based on an output of the Exclusive OR gate. 11. In an array of comparators that includes a first, a second, and a third comparator, a method for increasing a rate at which the third comparator transitions to a steady state, comprising the steps of:(1) comparing an output of the first comparator with an output of the second comparator; and (2) providing a bias current to the third comparator based on said compared first and second outputs by connecting a first current source in parallel with a second current source to increase the bias current for a latch circuit of the third comparator. 12. The method of claim 11, further comprising the step of:controlling a switch that connects the first current source in parallel with the second current source based on an output of an Exclusive OR gate.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (14)
White Marvin H. (Columbia MD) Mack Ingham A. G. (Laurel MD), Adaptive analog processor.
Alessandro Zafarana IT; Simone Christian Bassani IT, Method and an associated device for controlling a DC-DC converter based upon an iterative procedure.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.