IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0344615
(2001-08-14)
|
우선권정보 |
EP-0610081 (2000-08-14) |
국제출원번호 |
PCT/DK01/00536
(2003-02-12)
|
§371/§102 date |
20030212
(20030212)
|
국제공개번호 |
WO02/15282
(2002-02-21)
|
발명자
/ 주소 |
- Jensen, Jens Dahl
- Møller, Per
- Mason, Nigel Brunel
- Russel, Richard Walter John
- Verhoeven, Peter
|
출원인 / 주소 |
- IPU, Instituttet for Produktudvikling
|
대리인 / 주소 |
Scully, Scott, Murphy &
|
인용정보 |
피인용 횟수 :
4 인용 특허 :
5 |
초록
▼
A buried grid solar cell is manufactured by a process for metallising one or more metal contacts of a buried grid solar cell having a body of doped semiconductor material, wherein the electrical contact(s) is/are provided by conducting material being arranged in a pattern of one or more grooves into
A buried grid solar cell is manufactured by a process for metallising one or more metal contacts of a buried grid solar cell having a body of doped semiconductor material, wherein the electrical contact(s) is/are provided by conducting material being arranged in a pattern of one or more grooves into the semiconductor material by an electrolytic metal deposition process comprising a conventional electrolytic bath containing a special combination of per se known additives.
대표청구항
▼
1. A process for the metallising of one or more contacts of a buried grid solar cell having a body of doped semiconductor material, which body has two major opposing surfaces forming a light incident surface and a backside both provided with one or more electrical contacts, and which body further ha
1. A process for the metallising of one or more contacts of a buried grid solar cell having a body of doped semiconductor material, which body has two major opposing surfaces forming a light incident surface and a backside both provided with one or more electrical contacts, and which body further has one or more edges between the major opposing surfaces, wherein the electrical contact or contacts at the light incident surface is/are formed by conducting material being arranged in a pattern of one or more grooves into the semiconductor material at the light incident surface, comprising the steps ofa) providing the semiconductor body with a p/n-junction and an electrically insulating layer on the light incident surface and optionally on other surfaces, which layer is light transparent and not catalytic for electroless plating, b) providing an exposed surface on one or more of the edges, c) providing one or more grooves with a depth of 20-50 μm from the light incident surface through the insulating layer and into the semiconductor body and a width of 10-30 μm at the level of the light incident surface, d) doping the exposed material in the grooves obtained in step c) to reestablish the p-n-junction in the material below the surface in the grooves, e) applying a seed layer on the exposed semiconductor material in the grooves by electroless plating followed by sintering, f) applying an electrically conducting base layer by electroless plating on top of the seed layer obtained in step e), and g) filling the grooves with an electrically conducting contact forming material by electrolytic plating using an electrolytic bath further comprising a levelling additive to ensure a laminate growth during a build up of the electroplated layer, and a suppressing additive to inhibit a build up of the electroplated layer in areas having a higher field intensity, and using substantially constant cell voltage. 2. A process according to claim 1, wherein the grooves provided in step (c) includesi) a first group consisting of a number of essentially parallel grooves distributed mutually spaced over the major part of the light incident surface, and ii) a second group of one or more bundles of narrowly spaced grooves intersecting the first group of grooves (i), whereby the material provided in steps (e+f+g) forms a corresponding first group of embedded conductors and a corresponding second group of embedded conductors, which second group of conductors forms one or more bundle bus-bars electrically connected to the first group of embedded conductors.3. A process according to claim 1, wherein the exposed surface of semiconductor material in one or more of the grooves in at least one end is extended to at least a part of at least one adjacent exposed edge surface and that the seed layer and the electrically conducting base layer provided in steps (e) and (f), respectively, are applied on the thus communicating exposed surfaces ensuring an electrical contact between the base layer formed in the grooves and a base layer formed on said part(s) of the edge(s) ensuring a good electrical contact from a clamping jig of an electrolytic plating device used in step (g) through the base layers on the edges to the base layers in the grooves.4. A process according to claim 3, using a semiconductor body which has been provided with a coating of aluminium of the backside in a step preceding step e), whereinthe aluminium coating optionally is activated by etching of the aluminium oxide layer and wherein steps (e+f+g) further include application of a seed layer, a base layer and a deposit of the contact forming material, respectively, on the aluminium coating, whereby electrically communicating base layers on the grooves and edge(s) and the backside are formed in step (f) and an electrically communicating deposit of the contact forming material in the grooves, on the edge(s) and on the backside is formed in step(g) and wherein a portion of the electrically conducting layers on the edge(s) formed in steps (e+f+g) are removed to eliminate a short-circuit through the electrically conducting layers on the edge(s) between the electrical contacts on the two major opposing surfaces of the semiconductor. 5. A process according to claim 3, wherein the jig is clamped to an electrically conducting layer on one of the edges communicating with the second group of one or more grooves and wherein the semiconductor body is lifted from or lowered into the electrolytic bath during step (g) in such a way that grooves of the first group located at further distance from the electrically conducting layer on said edge are submerged for a longer period of time in the bath as compared to grooves of the first group closer to said edge.6. A process according to claim 1 wherein the contact forming material in the grooves essentially fills the grooves without overplating the electrically insulating light transparent layer.7. A process according to claim 1 wherein the body of semiconductor material comprises a member of the group consisting of silicon, gallium arsenide, indium phosphide, copper indium selenide and zinc oxide.8. A process according to claim 1, wherein the seed and/or the base layer(s) comprise(s) a member of the group consisting of Pd, Au, Ag, Co, Sn and Ni and an alloy thereof.9. A process according to claim 1, wherein the contact forming layer(s) comprise(s) Cu.10. A buried grid solar cell comprising a body of doped semiconductor material having two major opposing surfaces forming a light incident surface and a backside both provided with one or more electrical contacts and which body further has one or more edges between the major opposing surfaces, wherein the electrical contact or contacts at the light incident surface is/are formed by conducting material being arranged in a pattern of one or more grooves into the semiconductor material at the light incident surface, which light incident surface is provided with an electrically insulating light transparent coating layer interrupted by the grooves, which grooves have a depth of 20-50 μm and a width of 10-30 μm at the level of the light incident surface, and have a seed layer coating the surfaces in the grooves on the top of which the grooves have an electrically conducting base layer, on the top of which the grooves further are filled with an electrically conducting contact forming material essentially without voids and not overplating the electrically insulating light transparent layer, wherein the seed layer and the electrically conducting base layer both have been provided by electroless plating, and the electrically conducting contact forming material has been provided by electrolytic plating using substantially constant cell voltage in a electrolytic bath further comprising a levelling additive to ensure a laminate growth during a build up of the electroplated layer, and a suppressing additive to inhibit a build up of the electroplated layer in areas having a higher field intensity.11. A solar cell according to claim 10, wherein the semiconductor material comprises a member of the group consisting of silicon, gallium arsenide, indium phosphide, copper indium selenide and zinc oxide.12. A solar cell according to claim 10, wherein the contact forming material comprises Cu.13. A solar cell according to claim 10, wherein the seed layer comprises a member of the group consisting of Pd, Au, Ag, Go, Sn and Ni and an alloy thereof.14. A solar cell according to claim 10, wherein the electrically conducting base layer comprises a member of the group consisting of Pd, Au, Ag, Go, Sn and Ni and an alloy thereof.15. A solar cell according to claim 10, wherein the body of semiconductor material is a doped wafer.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.