IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0368023
(2003-02-13)
|
발명자
/ 주소 |
- Chang, Jason
- Singh, Satwant
- Shen, Ju
|
출원인 / 주소 |
- Lattice Semiconductor Corporation
|
대리인 / 주소 |
MacPherson Kwok Chen &
|
인용정보 |
피인용 횟수 :
6 인용 특허 :
14 |
초록
▼
A programmable logic device includes a plurality of logic blocks. Each logic block includes a plurality of macrocells, with each macrocell being configurable to register a sum of product term output. In addition, the macrocells within each logic block are arranged from a first macrocell to a last ma
A programmable logic device includes a plurality of logic blocks. Each logic block includes a plurality of macrocells, with each macrocell being configurable to register a sum of product term output. In addition, the macrocells within each logic block are arranged from a first macrocell to a last macrocell. Each macrocell is associated with a carry-in and a carry-out signal. The macrocells are configured to support a carry cascade such that the carry-out signal from the first macrocell becomes the carry-in signal for the second macrocell, and so on.
대표청구항
▼
1. A programmable logic device including a plurality of logic blocks, each logic block, comprising:a plurality of product term circuits each operable to provide a product term output; a plurality of M OR gates, wherein each OR gate is configured to receive a subset of the product term outputs and pr
1. A programmable logic device including a plurality of logic blocks, each logic block, comprising:a plurality of product term circuits each operable to provide a product term output; a plurality of M OR gates, wherein each OR gate is configured to receive a subset of the product term outputs and provide a sum of products output; a plurality of M macrocells corresponding to the plurality of M OR gates, wherein each macrocell is configurable to register the sum of products output from its corresponding OR gate; and a plurality of M multiplexers corresponding to the plurality of M OR gates and the plurality of M macrocells, wherein each multiplexer is configured to select between a product term output and a carry-in signal to provide a carry-out signal, and wherein the multiplexers are arranged from a first multiplexer to an Mth multiplexer to form a carry cascade such that the carry-out signal from the first multiplexer becomes the carry-in signal for the second multiplexer, the carry-out signal from the second multiplexer becomes the carry-in signal for the third multiplexer, and so on. 2. The programmable logic device of claim 1, wherein the selection by each multiplexer is controlled by the sum of products output from its corresponding OR gate.3. The programmable logic device of claim 2, wherein each logic block further comprises:a plurality of M exclusive OR gates corresponding to the plurality of M OR gates, wherein each exclusive OR gate is configured to receive the sum of product output from its corresponding OR gate and the carry-in signal to generate a sum signal. 4. The programmable logic device of claim 3, wherein each macrocell is configurable to register the corresponding sum signal.5. The programmable logic device of claim 4, further comprising a routing structure, wherein the routing structure is configurable to route the carry-out signal corresponding to the Mth macrocell in a given logic block into the carry-in signal corresponding to the first macrocell in another logic block.6. The programmable logic device of claim 4, wherein the first macrocell in each logic block is configurable to generate its corresponding carry-in signal.7. The programmable logic device of claim 6, wherein each logic block is configurable to receive a user-generated signal as the carry-in signal for its first multiplexer.8. A programmable logic device including a plurality of logic blocks, each logic block comprising:a plurality of product term circuits each operable to provide a product term output; a plurality of N OR gates, wherein each OR gate is configured to receive a subset of the product term outputs and provide a sum of products output;a plurality of N macrocells corresponding to the plurality of OR gates, wherein each macrocell is configurable to register the corresponding sum of products output and wherein the macrocells are arranged from a first macrocell to an Nth macrocell; and a means for generating a carry cascade from the first macrocell to the Nth macrocell, wherein, for each macrocell, the means uses the sum of product term output from the corresponding OR gate to control the carry propagation. 9. The programmable logic device of claim 8, wherein the carry cascade is the carry cascade for an arithmetic addition.10. The programmable logic device of claim 9, further comprising means for generating a sum signal for each macrocell, wherein the means uses the sum of products output from the corresponding OR gate and the macrocell's carry-in signal to generate each macrocell's sum signal.11. The programmable logic device of claim 10, wherein each macrocell is configurable to register its corresponding sum signal.12. The programmable logic device of claim 8, wherein the carry cascade is the carry cascade for an arithmetic subtraction.13. The programmable logic device of claim 8, wherein the carry cascade is the carry cascade for a magnitude comparison.14. A method, comprising:providing a logic block having a plurality of macrocells arranged from a first macrocell to an Nth macrocell, each macrocell being configurable to register a corresponding sum of products output; generating a carry-in signal for the first macrocell; generating a carry-out signal from either the carry-in signal or a product term output, wherein selection of either the carry-in signal or the product term output is based upon the sum of products output corresponding to the first macrocell; and continuing the carry cascade such that the carry-out signal from the first macrocell becomes a carry-in signal for the second macrocell, a carry-out signal for the second macrocell becomes the carry-in signal for the third macrocell, and so on, wherein the carry generation at each macrocell is based upon its corresponding sum of products output. 15. The method of claim 14, further comprising:for each macrocell, generating a sum signal using the macrocell's carry-in signal and the corresponding sum of product output. 16. The method of claim 15, further comprising:within each macrocell, registering its sum signal. 17. The method of claim 14, further comprising:for a given logic block, receiving the carry-out signal from the Nth macrocell, and routing the received carry-out signal into the carry-in signal for the first macrocell in another logic block. 18. A programmable logic device including a plurality of logic blocks, one or more logic blocks comprising:a plurality of product term circuits each operable to provide a product term output; a plurality of OR gates each configured to receive a subset of the product term outputs and provide a sum of products output;a plurality of macrocells each configurable to register the sum of products output from an OR gate; and a plurality of multiplexers corresponding to the plurality of macrocells, each multiplexer configurable to select between a product term output and a carry-in signal to provide a carry-out signal; wherein the multiplexers are arranged to form a carry cascade such that the carryout signal from a first multiplexer becomes the carry-in signal for a second multiplexer, and the carry-out signal from the second multiplexer becomes the carry-in signal for a third multiplexer. 19. The programmable logic device of claim 18, wherein a logic block further comprises:a plurality of exclusive OR gates each configured to receive the sum of product output from an OR gate and the carry-in signal to generate a sum signal. 20. The programmable logic device of claim 18, further comprising a routing structure configurable to route the carry-out signal corresponding to a macrocell in a given logic block into the carry-in signal corresponding to a macrocell in another logic block.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.