IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0945849
(2004-09-21)
|
§371/§102 date |
20030522
(20030522)
|
발명자
/ 주소 |
- Bueyuektas, Kevni
- Koller, Klaus
- Mueller, Karlheinz
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
3 인용 특허 :
6 |
초록
▼
A coil apparatus includes a coil trace, a semiconductor substrate and a dielectric layer arranged on the semiconductor substrate, at least parts of the coil trace being arranged above a recess in the dielectric layer. The coil apparatus further includes a support apparatus arranged in the recess and
A coil apparatus includes a coil trace, a semiconductor substrate and a dielectric layer arranged on the semiconductor substrate, at least parts of the coil trace being arranged above a recess in the dielectric layer. The coil apparatus further includes a support apparatus arranged in the recess and connected to the coil trace for mechanically supporting the coil trace. The supporting apparatus is preferably a conductive column that is not removed when the recessed is formed in the dielectric layer.
대표청구항
▼
1. A coil apparatus, comprising:a coil trace;a semiconductor substrate; anda dielectric layer arranged on the semiconductor substrate,wherein at least parts of the coil trace are arranged above a recess in the dielectric layer, wherein the coil apparatus further comprises a support apparatus arrange
1. A coil apparatus, comprising:a coil trace;a semiconductor substrate; anda dielectric layer arranged on the semiconductor substrate,wherein at least parts of the coil trace are arranged above a recess in the dielectric layer, wherein the coil apparatus further comprises a support apparatus arranged in the recess and connected to the coil trace for mechanically supporting the coil trace, and wherein the support apparatus comprises a stack of through-hole conductors and wiring conductor pieces arranged on top of each other.2. The coil apparatus as claimed in claim 1, further comprising a stiffening layer arranged on a side of the coil trace which faces the recess.3. The coil apparatus as claimed in claim 1, further comprising a supporting layer arranged on a side of the coil trace which faces away from the recess.4. The coil apparatus as claimed in claim 1, wherein a depth of the recess is substantially equal to a thickness of the dielectric layer.5. The coil apparatus as claimed in claim 1, further comprising a passivation layer covering at least a portion of a surface of the coil trace.6. The coil apparatus as claimed in claim 1, wherein the coil apparatus comprises a high-frequency coil apparatus.7. The coil apparatus as claimed in claim 1, further comprising an electrically insulating layer arranged between the semiconductor substrate and the dielectric layer.8. The coil apparatus as claimed in claim 1, further comprising an electrically insulating layer arranged between the semiconductor substrate and the recess.9. A method for producing a coil at a semiconductor substrate, comprising:creating a dielectric layer on the semiconductor substrate;creating a coil trace on the dielectric layer;creating a recess in the dielectric layer between the coil trace and the semiconductor substrate; andgenerating a support apparatus prior to creating the coil trace, such that, after creating the recess, the support apparatus is arranged within the recess and connected to the coil trace, for mechanically supporting the coil trace, wherein the support apparatus comprises a stack of through-hole conductors and wiring conductor pieces arranged on top of each other.10. The method as claimed in claim 9, wherein the step of creating the recess further comprises:creating a mask on the dielectric layer, the mask comprising an opening, the shape of which determines a lateral shape of the recess; andremoving the dielectric layer in the area of the opening of the mask to obtain the recess.11. The method as claimed in claim 10, wherein the removing step further comprises a step of isotropic etching.12. The method as claimed in claim 9, further comprising a step of creating a passivation layer on a surface of the coil trace.13. The method as claimed in claim 9, further comprising a step of filling the recess with a material, the relative permittivity of which is smaller than the relative permittivity of the dielectric layer.14. A method for producing a coil at a semiconductor substrate, comprising:forming at least one vertical conductor column in a dielectric layer disposed on the semiconductor substrate;forming a coil trace on the dielectric layer, the coil trace mechanically coupled to said at least one vertical conductor column in the dielectric layer;creating a recess in the dielectric layer between the coil trace and the semiconductor substrate, the recess including the at least one vertical conductor column, the at least one vertical conductor column configured to mechanically support the coil trace.15. The method as claimed in claim 14, wherein the step of creating the recess further comprises:creating a mask on the dielectric layer, the mask comprising an opening, the shape of which determines a lateral shape of the recess; andremoving the dielectric layer in the area of the opening of the mask to obtain the recess.16. The method as claimed in claim 15, wherein the removing step further comprises a step of isotropic etching.17. The method as claimed in claim 14, further comprising a step of creating a passivation layer on a surface of the coil trace.18. The method as claimed in claim 14, further comprising a step of filling the recess with a material, the relative permittivity of which is smaller than the relative permittivity of the dielectric layer.19. The method as claimed in claim 14, wherein forming the at least one vertical conductor column further comprises forming a plurality of conductive surface elements and a plurality of conductive through-holes in the dielectric layer, and wherein at least some of the conductive surface elements and at least some of the conductive through-holes cooperate to form the vertical conductor column.20. The method as claimed in claim 19, wherein the step of creating the recess further comprises:creating a mask on the dielectric layer, the mask comprising an opening, the shape of which determines a lateral shape of the recess; andremoving the dielectric layer in the area of the opening of the mask to obtain the recess.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.