IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0253361
(2002-09-24)
|
발명자
/ 주소 |
- Braithwaite, Glyn
- Hammond, Richard
- Currie, Matthew
|
출원인 / 주소 |
- Amberwave Systems Corporation
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
13 인용 특허 :
120 |
초록
▼
Circuits for processing radio frequency (“RF”) and microwave signals are fabricated using field effect transistors (“FETs”) that have one or more strained channel layers disposed on one or more planarized substrate layers. FETs having such a configuration exhibit improved values for, for example, tr
Circuits for processing radio frequency (“RF”) and microwave signals are fabricated using field effect transistors (“FETs”) that have one or more strained channel layers disposed on one or more planarized substrate layers. FETs having such a configuration exhibit improved values for, for example, transconductance and noise figure. RF circuits such as, for example, voltage controlled oscillators (“VCOs”), low noise amplifiers (“LNAs”), and phase locked loops (“PLLs”) built using these FETs also exhibit enhanced performance.
대표청구항
▼
1. A circuit for processing an RF signal comprising at least one FET to which the RF signal is applied, the at least one FET comprising:a semiconductor substrate including at least one planarized layer; a channel region including at least one strained channel layer disposed on the at least one plana
1. A circuit for processing an RF signal comprising at least one FET to which the RF signal is applied, the at least one FET comprising:a semiconductor substrate including at least one planarized layer; a channel region including at least one strained channel layer disposed on the at least one planarized layer thereby defining an interface therebetween, the at least one strained channel layer having a distal zone away from the interface, wherein the substrate, the interface, and the at least one strained channel layer are characterized at least in part by an impurity gradient having a value substantially equal to zero in the distal zone; and a gate electrode; wherein the substrate comprises SiGe. 2. A circuit for processing an RF signal comprising at least one FET to which the RF signal is applied, the at least one FET comprising:a semiconductor substrate including at least one planarized layer; a channel region including at least one strained channel layer disposed on the at least one planarized layer thereby defining an interface therebetween, the at least one strained channel layer having a distal zone away from the interface, wherein the substrate, the interface, and the at least one strained channel layer are characterized at least in part by an impurity gradient having a value substantially equal to zero in the distal zone; and a gate electrode; wherein the at least one planarized layer comprises relaxed SiGe disposed on compositionally graded SiGe. 3. A circuit for processing an RF signal comprising at least one FET to which the RF signal is applied, the at least one FET comprising:a semiconductor substrate including at least one planarized layer; a channel region including at least one strained channel layer disposed on the at least one planarized layer thereby defining an interface therebetween, the at least one strained channel layer having a distal zone away from the interface, wherein the substrate, the interface, and the at least one strained channel layer are characterized at least in part by an impurity gradient having a value substantially equal to zero in the distal zone; and a gate electrode; wherein the at least one planarized layer comprises relaxed SiGe disposed on Si. 4. A circuit for processing an RF signal comprising at least one FET to which the RF signal is applied, the at least one FET comprising:a semiconductor substrate including at least one planarized layer; a channel region including at least one strained channel layer disposed on the at least one planarized layer thereby defining an interface therebetween, the at least one strained channel layer having a distal zone away from the interface, wherein the substrate, the interface, and the at least one strained channel layer are characterized at least in part by an impurity gradient having a value substantially equal to zero in the distal zone; and a gate electrode; wherein the substrate comprises a buried insulating layer. 5. A circuit for processing an RF signal comprising at least one FET to which the RF signal is applied, the at least one FET comprising:a semiconductor substrate including at least one planarized layer; a channel region including at least one strained channel layer disposed on the at least one planarized layer thereby defining an interface therebetween, the at least one strained channel layer having a distal zone away from the interface, wherein the substrate, the interface, and the at least one strained channel layer are characterized at least in part by an impurity gradient having a value substantially equal to zero in the distal zone; and a gate electrode; wherein the channel region comprises n-type conductivity. 6. A circuit for processing an RF signal comprising at least one FET to which the RF signal is applied, the at least one FET comprising:a semiconductor substrate including at least one planarized layer; a channel region including at least one strained channel layer disposed on the at least one planarized layer thereby defining an interface therebetween, the at least one strained channel layer having a distal zone away from the interface, wherein the substrate, the interface, and the at least one strained channel layer are characterized at least in part by an impurity gradient having a value substantially equal to zero in the distal zone; and a gate electrode; wherein the channel region comprises p-type conductivity. 7. A circuit for processing an RF signal comprising at least one FET to which the RF signal is applied, the at least one FET comprising:a semiconductor substrate including at least one planarized layer; a channel region including at least one strained channel layer disposed on the at least one planarized layer thereby defining an interface therebetween, the at least one strained channel layer having a distal zone away from the interface, wherein the substrate, the interface, and the at least one strained channel layer are characterized at least in part by an impurity gradient having a value substantially equal to zero in the distal zone; and a gate electrode; wherein the FET comprises an interdigitated structure. 8. A circuit for processing an RF signal comprising at least one FET to which the RF signal is applied, the at least one FET comprising:a semiconductor substrate including at least one planarized layer; a channel region including at least one strained channel layer disposed on the at least one planarized layer thereby defining an interface therebetween, the at least one strained channel layer having a distal zone away from the interface, wherein the substrate, the interface, and the at least one strained channel layer are characterized at least in part by an impurity gradient having a value substantially equal to zero in the distal zone; and a sate electrode; wherein an excess carrier supply region is disposed substantially adjacent to the channel region. 9. A circuit for processing an RF signal comprising at least one FET to which the RF signal is applied, the at least one FET comprising:a semiconductor substrate including at least one planarized layer; a channel region including at least one strained channel layer disposed on the at least one planarized layer thereby defining an interface therebetween, the at least one strained channel layer having a distal zone away from the interface, wherein the substrate, the interface, and the at least one strained channel layer are characterized at least in part by an impurity gradient having a value substantially equal to zero in the distal zone; and a gate electrode; wherein an excess carrier supply region is disposed substantially adjacent to the channel region and is formed at least in part by implantation of at least one impurity.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.