$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Programmable analog system architecture 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06G-007/00
출원번호 US-0909047 (2001-07-18)
발명자 / 주소
  • Mar, Monte
출원인 / 주소
  • Cypress Semiconductor Corporation
대리인 / 주소
    Wagner, Murabito &
인용정보 피인용 횟수 : 87  인용 특허 : 11

초록

A programmable analog system architecture and method thereof are described. The analog system architecture and method introduce a single chip solution that contains a set of tailored analog blocks and elements that can be configured and reconfigured in different ways to implement a variety of differ

대표청구항

1. A multi-functional device comprising:a bus; a random access memory (RAM) coupled to said bus; a central processing unit (CPU) coupled to said bus; and a plurality of analog blocks coupled to said bus, wherein said bus, RAM, CPU and analog blocks reside on a single chip; said plurality of analog b

이 특허에 인용된 특허 (11)

  1. Swanson, Eric J., Analog to digital conversion circuitry including backup conversion circuitry.
  2. Distinti Robert J. (Fairfield CT), Analog to digital converter.
  3. Anderson David J. (Scottsdale AZ), Circuit and method of canceling leakage current in an analog array.
  4. Hosticka Bedrich (Duisburg DEX) Schardein Werner (Kamp-Lintfort DEX) Weghaus Berthold (Dinslaken DEX), Configurable analog and digital array.
  5. Gorecki James L. (Hillsboro OR), Continuous time programmable analog block architecture.
  6. Moody Kristaan L. (Nottingham NH) Latham ; II Paul W. (Lee NH), Hybrid control law servo co-processor integrated circuit.
  7. Anderson David J. (Scottsdale AZ) Bersch Danny A. (Gilbert AZ), Programmable analog array and method for establishing a feedback loop therein.
  8. Oshima Hiroyasu,JPX ; Murakoshi Hodaka,JPX ; Nishi Shuji,JPX, Programmable digital circuits.
  9. Distinti Robert J ; Smith Harry F, Programmably interconnected programmable devices.
  10. Ryan Arthur ; Andrade Hugo, Reconfigurable test system.
  11. Welch, M. Jason; Nuber, Paul D, System and method for dynamic modification of integrated circuit functionality.

이 특허를 인용한 특허 (87)

  1. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter J., Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  2. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter J., Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  3. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  4. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive integrated circuitry with heterogeneous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  5. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive integrated circuitry with heterogenous and reconfigurable matrices of diverse and adaptive computational units having fixed, application specific computational elements.
  6. Master, Paul L.; Hogenauer, Eugene; Scheuermann, Walter James, Adaptive processor for performing an operation with simple and complex units each comprising configurably interconnected heterogeneous elements.
  7. Master, Paul L.; Uvacek, Bohumir, Apparatus and method for adaptive multimedia reception and transmission in communication environments.
  8. Mar, Monte, Apparatus and method for programmable power management in a programmable analog circuit block.
  9. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements.
  10. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements.
  11. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, method, system and executable module for configuration and operation of adaptive integrated circuitry having fixed, application specific computational elements.
  12. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, system and method for configuration of adaptive integrated circuitry having fixed, application specific computational elements.
  13. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, system and method for configuration of adaptive integrated circuitry having heterogeneous computational elements.
  14. Master, Paul L.; Smith, Stephen J.; Watson, John, Apparatus, system and method for configuration of adaptive integrated circuitry having heterogeneous computational elements.
  15. Sullam, Bert; Kutz, Harold; Mar, Monte; Thiagaragen, Eashwar; Williams, Timothy; Wright, David G., Autonomous control in a programmable system.
  16. Roe, Steve; Nemecek, Craig, Breakpoint control in an in-circuit emulation system.
  17. Wright, David G.; Williams, Timothy J., Circuit and method for improving the accuracy of a crystal-less oscillator having dual-frequency modes.
  18. Synder, Warren; Sullam, Bert, Clock driven dynamic datapath chaining.
  19. Heidari, Ghobad; Chang, Kuor Hsin; Master, Paul L.; Hogenauer, Eugene B.; Scheuermann, Walter James, Communications module, device, and method for implementing a system acquisition function.
  20. Nemecek, Craig, Conditional branching in an in-circuit emulation system.
  21. Master, Paul L.; Watson, John, Configurable hardware based digital imaging apparatus.
  22. Best, Andrew; Ogami, Kenneth; Zhaksilikov, Marat, Configuration of programmable IC design elements.
  23. Synder, Warren; Sullam, Bert, Dynamically configurable and re-configurable data path.
  24. Nemecek, Craig; Roe, Steve, External interface for event architecture.
  25. Furtek, Frederick Curtis; Master, Paul L., External memory controller.
  26. Furtek, Frederick Curtis; Master, Paul L., External memory controller node.
  27. Furtek, Frederick Curtis; Master, Paul L., External memory controller node.
  28. Furtek, Fredrick Curtis; Master, Paul L., External memory controller node.
  29. Furtek, Fredrick Curtis; Master, Paul L., External memory controller node.
  30. Pleis, Matthew A.; Ogami, Kenneth Y.; Zhaksilikov, Marat, Graphical user interface for dynamically reconfiguring a programmable device.
  31. Anderson, Doug, Graphical user interface with user-selectable list-box.
  32. Nemecek, Craig; Roe, Steve, In-circuit emulator and pod synchronized boot.
  33. Furtek, Frederick Curtis; Master, Paul L.; Plunkett, Robert Thomas, Input/output controller node in an adaptable computing environment.
  34. Seguine, Dennis R., Input/output multiplexer bus.
  35. Sequine, Dennis R., Input/output multiplexer bus.
  36. Sambhwani, Sharad; Heidari, Ghobad, Low I/O bandwidth method and system for implementing detection and identification of scrambling codes.
  37. Sambhwani, Sharad; Heidari, Ghobad, Low I/O bandwidth method and system for implementing detection and identification of scrambling codes.
  38. Moyal, Nathan; Stiff, Jonathon, Method and circuit for rapid alignment of signals.
  39. Master, Paul L., Method and system for achieving individualized protected space in an operating system.
  40. Master, Paul L., Method and system for creating and programming an adaptive computing engine.
  41. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  42. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  43. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  44. Plunkett, Robert T.; Heidari, Ghobad; Master, Paul L., Method and system for managing hardware resources to implement system functions using an adaptive computing architecture.
  45. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  46. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  47. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  48. Scheuermann, W. James, Method and system for reconfigurable channel coding.
  49. Perrin, Jon; Seguine, Dennis, Method for parameterizing a user module.
  50. Snyder, Warren S.; Mar, Monte, Microcontroller programmable system on a chip.
  51. Snyder, Warren S.; Mar, Monte, Microcontroller programmable system on a chip.
  52. Snyder, Warren S.; Mar, Monte, Microcontroller programmable system on a chip.
  53. Snyder, Warren, Microcontroller programmable system on a chip with programmable interconnect.
  54. Snyder, Warren S, Microcontroller programmable system on a chip with programmable interconnect.
  55. McDonald, John; Pearson, Jon; Ogami, Kenneth; Anderson, Doug, Model for a hardware device-independent method of defining embedded firmware for programmable systems.
  56. Kutz, Harold, Numerical band gap.
  57. Snyder, Warren S.; Mar, Monte, PSOC architecture.
  58. Snyder, Warren; Mar, Monte, PSOC architecture.
  59. Snyder, Warren S.; Mar, Monte, PSoC architecture.
  60. Snyder, Warren S.; Mar, Monte, PSoC architecture.
  61. Ogami, Kenneth Y., Power management architecture, method and configuration system.
  62. Ogami, Kenneth Y., Power management architecture, method and configuration system.
  63. Scheuermann,W. James, Processing architecture for a reconfigurable arithmetic node.
  64. Master, Paul L., Profiling of software and circuit designs utilizing data operation analyses.
  65. Snyder, Warren, Programmable microcontroller architecture.
  66. Snyder, Warren; Mar, Monte, Programmable microcontroller architecture(mixed analog/digital).
  67. Snyder, Warren; Mar, Monte, Programmable microcontroller architecture(mixed analog/digital).
  68. Thiagarajan, Eashwar; Sivadasan, Mohandas Palatholmana; Rohilla, Gajender; Kutz, Harold; Mar, Monte, Programmable sigma-delta analog-to-digital converter.
  69. Balasubramanian, Rabindranath; Bakker, Gregory, Programmable system on a chip for power-supply voltage and current monitoring and control.
  70. Snyder, Warren; Maheshwari, Dinesh; Ogami, Kenneth; Hastings, Mark, Providing hardware independence to automate code generation of processing device firmware.
  71. Pleis, Matthew A.; Sullam, Bert; Lesher, Todd, Reconfigurable testing system and method.
  72. Nemecek, Craig, Sleep and stall in an in-circuit emulation system.
  73. Master,Paul L.; Watson,John, Storage and delivery of device features.
  74. Ogami, Kenneth; Best, Andrew; Zhaksilikov, Marat, System and method for controlling a target device.
  75. Anderson, Douglas H.; Ogami, Kenneth Y., System and method for dynamically generating a configuration datasheet.
  76. Ogami, Kenneth Y.; Hood, Frederick R., System and method for performing next placements and pruning of disallowed placements for programming an integrated circuit.
  77. Ogami, Kenneth Y.; Hood, III, Frederick R., System and method for performing next placements and pruning of disallowed placements for programming an integrated circuit.
  78. Master, Paul L.; Watson, John, System for adapting device standards after manufacture.
  79. Sullam, Bert; Snyder, Warren; Mohammed, Haneef, System level interconnect with programmable switching.
  80. Sullam, Bert; Snyder, Warren; Mohammed, Haneef, System level interconnect with programmable switching.
  81. Katragadda, Ramana; Spoltore, Paul; Howard, Ric, Task definition for specifying resource requirements.
  82. Ogami, Kenneth Y.; Anderson, Doug; Pleis, Matthew; Hood, III, Frederick Redding, Techniques for generating microcontroller configuration information.
  83. Ogami, Kenneth Y.; Anderson, Doug; Pleis, Matthew; Hood, Rick, Techniques for generating microcontroller configuration information.
  84. Venkataraman, Garthik; Kutz, Harold; Mar, Monte, Temperature sensor with digital bandgap.
  85. Beard, Paul; Woodings, Ryan Winfield, Touch wake for electronic devices.
  86. Bartz, Manfred; Zhaksilikov, Marat; Anderson, Doug, User interface for efficiently browsing an electronic document using data-driven tabs.
  87. Sivadasan, Mohandas Palatholmana; Rohilla, Gajendar, Voltage controlled oscillator delay cell and method.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로