$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Multithreaded processor with efficient processing for convergence device applications 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-009/302
  • G06F-015/80
출원번호 US-0269372 (2002-10-11)
발명자 / 주소
  • Hokenek, Erdem
  • Moudgill, Mayan
  • Glossner, C. John
출원인 / 주소
  • Sandbridge Technologies, Inc.
대리인 / 주소
    Ryan, Mason &
인용정보 피인용 횟수 : 12  인용 특허 : 18

초록

A multithreaded processor includes an instruction decoder for decoding retrieved instructions to determine an instruction type for each of the retrieved instructions, an integer unit coupled to the instruction decoder for processing integer type instructions, and a vector unit coupled to the instruc

대표청구항

1. A multithreaded processor comprising:an instruction decoder for decoding retrieved instructions to determine an instruction type for each of at least a subset of the retrieved instructions;an integer unit coupled to the instruction decoder for processing integer type instructions received from th

이 특허에 인용된 특허 (18)

  1. Pechanek Gerald G. (Cary NC) Larsen Larry D. (Raleigh NC) Glossner Clair John (Durham NC) Vassiliaadis Stamatis (Zoetermeer NLX), Array processor communication architecture with broadcast processor instructions.
  2. Aglietti Robert ; Gupta Rajiv, Cache management for a multi-threaded processor.
  3. Batten Dean ; D'Arcy Paul Gerard ; Glossner C. John ; Jinturkar Sanjay ; Thilo Jesse ; Vassiliadis Stamatis,NLX ; Wires Kent E., Compiler-controlled dynamic instruction dispatch in pipelined processors.
  4. Batten Dean ; D'Arcy Paul Gerard ; Glossner C. John ; Jinturkar Sanjay ; Wires Kent E., Cooperative interconnection for reducing port pressure in clustered microprocessors.
  5. Pechanek Gerald G. ; Larsen Larry D. ; Glossner Clair John ; Vassiliaadis Stamatis,NLX, Distributed processing array with component processors performing customized interpretation of instructions.
  6. Batten Dean ; D'Arcy Paul Gerard ; Glossner C. John ; Jinturkar Sanjay ; Wires Kent E., Duplicator interconnection methods and apparatus for reducing port pressure in a clustered processor.
  7. Hardwick Jonathan C.,GBX, Dynamic load balancing among processors in a parallel computer.
  8. Batten Dean ; D'Arcy Paul Gerard ; Glossner C. John ; Jinturkar Sanjay ; Wires Kent E., File replication methods and apparatus for reducing port pressure in a clustered processor.
  9. Levy Henry M. ; Eggers Susan J. ; Lo Jack ; Tullsen Dean M., Mechanism for freeing registers on processors that perform dynamic out-of-order execution of instructions using renaming registers.
  10. Wilmot ; II Richard Byron, Method and apparatus for annotating operands in a computer system with source instruction identifiers.
  11. D'Arcy Paul Gerard ; Jinturkar Sanjay ; Glossner C. John ; Vassiliadis Stamatis,NLX, Multiple machine view execution in a computer system.
  12. Pechanek Gerald G. (Cary NC) Glossner Clair John (Durham NC) Larsen Larry D. (Raleigh NC) Vassiliadis Stamatis (Zoetermeer NLX), Parallel processing system and method using surrogate instructions.
  13. Brian Baker, Process and streaming server for encrypting a data stream.
  14. Pechanek Gerald G. (Cary NC) Larsen Larry D. (Raleigh NC) Glossner Clair John (Durham NC) Vassiliaadis Stamatis (Zoetermeer NLX) McCabe Daniel H. (Chapel Hill NC), Selective processing and routing of results among processors controlled by decoding instructions using mask value derive.
  15. Batten Dean ; D'Arcy Paul Gerard ; Glossner C. John ; Jinturkar Sanjay ; Thilo Jesse ; Wires Kent E., Shared datapath processor utilizing stack-based and register-based storage spaces.
  16. Thayer John S. ; Favor John G. ; Weber Frederick D., System and method for conditional moving an operand from a source register to destination register.
  17. Thayer John S. ; Favor John G. ; Weber Frederick D., System and method for conditionally moving an operand from a source register to a destination register.
  18. Batten Dean ; D'Arcy Paul Gerard ; Glossner C. John ; Jinturkar Sanjay ; Thilo Jesse, Virtual single-cycle execution in pipelined processors.

이 특허를 인용한 특허 (12)

  1. Moudgill, Mayan; Wang, Shenghong, Haltable and restartable DMA engine.
  2. Drescher, Wolfram, Method and arrangement for bringing together data on parallel data paths.
  3. Kotlyar, Vladimir; Moudgill, Mayan; Pogudin, Yurly M., Method and system for parallelization of pipelined computations.
  4. Hoane, Jr., Arthur Joseph, Method for achieving power savings by disabling a valid array.
  5. Moudgill, Mayan; Kalashnikov, Vitaly; Senthilvelan, Murugappan; Srikantiah, Umesh; Li, Tak-po; Balzola, Pablo, Method for enabling multi-processor synchronization.
  6. Ramanujam,Gopalan; Nayak,Narendra S., Methods and apparatus for multi-threading using differently coded software segments to perform an algorithm.
  7. Hokenek, Erdem; Moudgill, Mayan; Schulte, Michael J.; Glossner, C. John, Multithreaded processor with multiple concurrent pipelines per thread.
  8. Hokenek, Erdem; Moudgill, Mayan; Schulte, Michael J.; Glossner, C. John, Multithreaded processor with multiple concurrent pipelines per thread.
  9. Hokenek, Erdem; Moudgill, Mayan; Schulte, Michael J.; Glossner, C. John, Multithreaded processor with multiple concurrent pipelines per thread.
  10. Hokenek, Erdem; Moudgill, Mayan; Schulte, Michael J.; Glossner, C. John, Multithreaded processor with multiple concurrent pipelines per thread.
  11. Evangelinos, Constantinos; Kim, Changhoan; Nair, Ravi, Multithreading in vector processors.
  12. Sima, Mihai; Iancu, Daniel; Ye, Hua; Moudgill, Mayan, Software implementation of matrix inversion in a wireless communication system.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로