$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Method and apparatus for reducing leakage power in a cache memory by using a timer control signal that removes power to associated cache lines 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-001/32
출원번호 US-0865847 (2001-05-25)
발명자 / 주소
  • Kaxiras,Stefanos
  • Diodato,Philip W.
  • McLellan, Jr.,Hubert Rae
  • Narlikar,Girija
출원인 / 주소
  • Agere Systems Inc.
인용정보 피인용 횟수 : 6  인용 특허 : 20

초록

A method and apparatus are disclosed for reducing leakage power in a cache memory. A cache decay technique is employed for both data and instruction caches that removes power from cache lines that have not been accessed for a predefined time interval, referred to as the decay interval. The cache-lin

대표청구항

We claim: 1. A cache memory, comprising: a plurality of cache lines for storing a value from main memory; and a timer associated with each of said plurality of cache lines, each of said timers configured to control a signal that removes power to said associated cache line after a decay interval.

이 특허에 인용된 특허 (20)

  1. Teik-Chang Tan ; Leonel Lozano ; Benjamin T. Sander, Apparatus and method for implementing a least recently used cache replacement algorithm.
  2. Sherlock Derek A ; Spencer Thomas V ; Corella Francisco, Bus bridge and method for ordering read and write operations in a write posting system.
  3. Ishida Hitoshi,JPX ; Shiga Minoru,JPX ; Hatashita Toyohito,JPX ; Tokunaga Yuichi,JPX ; Fukuda Hiroyuki,JPX ; Minesaki Shunyo,JPX, Cache controller fault tolerant computer and data transfer system setting recovery points.
  4. McMinn Brian D., Cache including a prefetch way for storing prefetch cache lines and configured to move a prefetched cache line to a non-prefetch way upon access to the prefetched cache line.
  5. Agarwala Sanjive ; Tran Hiep, Cache read miss request invalidation prevention method.
  6. Ramsey Jens K. ; Stevens Jeffrey C. ; Tubbs Michael E. ; Stancil Charles J., Circuit for placing a cache memory into low power mode in response to special bus cycles executed on the bus.
  7. Hardin Jennefer S. ; Kubick Robert F. ; Langendorf Brian K., Computer system including an apparatus for reducing power consumption in an on-chip tag static RAM.
  8. Ramsey Jens K. ; Stevens Jeffrey C. ; Tubbs Michael E. ; Stancil Charles J., Computer system that places a cache memory into low power mode in response to special bus cycles executed on the bus.
  9. Masafumi Takahashi JP, Instruction cache memory includes a clock gate circuit for selectively supplying a clock signal to tag RAM to reduce power consumption.
  10. Bogin Zohar ; Freker David E., Method and apparatus for dynamically placing portions of a memory in a reduced power consumption state.
  11. Bogin Zohar ; Freker David E., Method and apparatus for dynamically placing portions of a memory in a reduced power consumtion state.
  12. Hardin Jennefer S. (Orangevale CA) Kubick Robert F. (El Dorado Hills CA) Langendorf Brian K. (El Dorado Hills CA), Method and apparatus for reducing power in on-chip tag SRAM.
  13. John A. Wickeraad ; Stephen B. Lyle ; Brendan A. Voge, Method and apparatus for replacing cache lines in a cache memory.
  14. Quattromani Marc A. ; Garibay ; Jr. Raul A. ; McMahan Steven C. ; Hervin Mark W., Method of identifying and self-modifying code.
  15. Hart, Frank; Pole, II, Edwin J., Methods and apparatuses for reducing leakage power consumption in a processor.
  16. Fuller Samuel (Austin TX), Secondary cache system for portable computer.
  17. Wilkerson, Christopher B.; Kumar, Sanjeev, Spatial footprint prediction.
  18. Mitsuhiro Miyazaki JP, System and method for cache process.
  19. Michael Edward Lyons ; Sean Michael McNeal ; Michael Anthony Perez, System for optimally tuning a burst length by setting a maximum burst length based on a latency timer value and adjusting the maximum burst length based on a cache line size.
  20. Arimilli, Ravi Kumar; Arimilli, Lakshminarayana Baba; Clark, Leo James; Dodson, John Steven; Guthrie, Guy Lynn; Fields, Jr., James Stephen, Time based mechanism for cached speculative data deallocation.

이 특허를 인용한 특허 (6)

  1. Hoff, David Paul; Della Rova, Tracey A.; Martzloff, Jason P., Hybrid dynamic-static encoder with optional hit and/or multi-hit detection.
  2. Morimoto, Takashi; Kai, Kouji, Integrated circuit apparatus, three-dimensional integrated circuit, three-dimensional processor device, and process scheduler, with configuration taking account of heat.
  3. Nomura, Kumiko; Fujita, Shinobu; Abe, Keiko; Ikegami, Kazutaka; Noguchi, Hiroki; Takeda, Susumu, Memory control circuit and processor.
  4. Klass,Richard E.; Golden,Michael L., Reconfigurable processing node including first and second processor cores.
  5. Shikata,Takashi, Semiconductor integrated circuit operable to control power supply voltage.
  6. Luick, David A., Vector morphing mechanism for multiple processor cores.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로