$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Customizable and programmable cell array 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03K-019/177
출원번호 US-0927470 (2004-08-27)
발명자 / 주소
  • Or Bach,Zvi
출원인 / 주소
  • eASIC Corporation
대리인 / 주소
    Venable LLP
인용정보 피인용 횟수 : 89  인용 특허 : 67

초록

A logic array may include an array of programmable cells having a multiplicity of inputs and a multiplicity of outputs and customized interconnections providing permanent direct interconnections among at least a plurality of the multiplicity of inputs and at least a plurality of the multiplicity of

대표청구항

What is claimed is: 1. A logic array comprising: an array of logic cells having a multiplicity of inputs and a multiplicity of outputs; wherein each of at least some of said logic cells comprises at least one look-up table; and customized interconnections providing permanent direct interconnections

이 특허에 인용된 특허 (67)

  1. Nykerk Michael (Canoga Park CA), Adaptable alarm interface unit for use with electronic automobile alarm systems and the like.
  2. Wong Daniel (San Jose CA) Wong Anthony Y. (Saratoga CA), Application specific integrated circuit and placement and routing software with non-customizable first metal layer and v.
  3. McClintock Cameron ; Ngo Ninh ; Altaf Risa ; Cliff Richard G., Architectures for programmable logic devices.
  4. How Dana ; Srinivasan Adi ; El Gamal Abbas, Asic routing architecture.
  5. El Gamal Abbas (Palo Alto CA), Basic cell for BiCMOS gate array.
  6. Freeman Ross H. (San Jose CA) Hsieh Hung-Cheng (Sunnyvale CA), Circuit for selecting a bit in a look-up table.
  7. Chang Ted (Mountain View CA), Circuit routing structure using fewer variable masks.
  8. Bradley A. Sharpe-Geisler, Clock tree topology.
  9. Carter William S. (Santa Clara CA), Configurable logic element.
  10. Or-Bach Zvi ; Wurman Ze'ev ; Zeman Richard ; Cooke Laurance, Customizable and programmable cell array.
  11. Or-Bach, Zvi, Customizable and programmable cell array.
  12. Or-Bach, Zvi, Customizable and programmable cell array.
  13. Orbach Zvi (Haifa ILX) Janai Meir I. (Haifa ILX) Yoeli Uzi (Haifa ILX) Amir Gideon (Ra\anana ILX), Customizable semiconductor devices.
  14. Huggins Alan H. ; Schmulian David E. ; MacPherson John ; Devanney William L., Designing integrated circuit gate arrays using programmable logic device bitstreams.
  15. Freeman Ross H. (San Jose CA) Hsieh Hung-Cheng (Sunnyvale CA), Distributed memory architecture for a configurable logic array and method for using distribution memory.
  16. Wong Jacques ; Chiang David ; Tolentino Jaime, Efficient use of spare gates for post-silicon debug and enhancements.
  17. Kean Thomas A.,GB6, Embedded memory for field programmable gate array.
  18. Gaverick Timothy L. (Cupertino CA), Extendable circuit architecture.
  19. Wittig Ralph D. ; Mohan Sundararajarao ; Carberry Richard A., FPGA configurable logic block with multi-purpose logic/memory circuit.
  20. McGowan John E., Field programmable gate array with mask programmed input and output buffers.
  21. Marshall Alan,GBX ; Stansfield Anthony,GBX ; Vuillemin Jean,FRX, Field programmable processor arrays.
  22. How Dana ; Srinivasan Adi ; El Gamal Abbas, Function block architecture for gate array.
  23. Yoeli Uzi,ILX ; Rotem Eran,ILX ; Janai Meir,ILX ; Orbach Zvi,ILX, High speed customizable logic array device.
  24. Osann ; Jr. Robert, Integrated circuit architecture having an array of test cells providing full controlability for automatic circuit verifi.
  25. Osann ; Jr. Robert, Integrated circuit architecture having an array of test cells providing full controllability for automatic circuit verification.
  26. Or-Bach Zvi, Integrated circuit device.
  27. Tavana Danesh ; Yee Wilson K. ; Trimberger Stephen M., Integrated circuit with field programmable and application specific logic areas.
  28. Or-Bach Zvi, Integrated circuits which employ look up tables to provide highly efficient logic cells and logic functionalities.
  29. Rhodes F. Matthew (Arlington MA) Raffel Jack I. (Lexington MA), Laser programmable integrated circuit.
  30. Galbraith Douglas C. ; El Gamal Abbas ; Greene Jonathan W., Logic module with configurable combinational and sequential blocks.
  31. New Bernard J., Look-ahead carry structure with homogeneous CLB structure and pitch larger than CLB pitch.
  32. Johnson Mark B. (9702 Tree Hollow Ct. Fairfax Station VA 22039), Magnetic spin transistor hybrid circuit element.
  33. Buch Kiran B. (Fremont CA) Law Edwin S. (Saratoga CA) Chu Jakong J. (Santa Clara CA), Mask-programmed integrated circuits having timing and logic compatibility to user-configured logic arrays.
  34. Powell Gary P. (Allentown PA), Method and apparatus for converting field-programmable gate array implementations into mask-programmable logic cell impl.
  35. Pierce Kerry M. (Fremont CA) Ferry Thomas V. (Saratoga CA), Method and apparatus for setting desired logic state at internal point of a select storage element.
  36. Gheewala Tushar R. (Cupertino CA), Method and apparatus for setting desired signal level on storage element.
  37. Gheewala Tushar (Cupertino CA), Method and apparatus for testing integrated circuits.
  38. Or-Bach Zvi, Method for design and manufacture of semiconductors.
  39. Beidle David A. (8059 Meadowdale Sq. Longmont CO 80503) Fields Karen L. (3090 W. 133rd Ave. Broomfield CO 80020) Griffith Catherine L. (548 Lincoln Ave. Louisville CO 80027) Munro Frederick G. (2315 , Method for host-independent cartridge entry in an automated library system.
  40. Davis Mark E. (Carlsbad CA), Multiple-access noise rejection filter for a DS-CDMA system.
  41. Rakesh H. Patel ; John E. Turner ; Wilson Wong, Overvoltage-tolerant interface for integrated circuits.
  42. Kolze Paige A. ; Chan Andrew K. ; Apland James A., Programmable integrated circuit having a test circuit for testing the integrity of routing resource structures.
  43. McCollum John L. (Saratoga) El Gamal Abbas A. (Palo Alto) Greene Jonathan W. (Palo Alto CA), Programmable interconnect architecture.
  44. McCollum John L. (Saratoga CA) El Gamal Abbas A. (Palo Alto CA) Greene Jonathan W. (Palo Alto CA), Programmable interconnect architecture having interconnects disposed above function modules.
  45. Bertin Claude Louis ; Cronin John Edward, Programmable logic array.
  46. Leong William W. (San Francisco CA) Cliff Richard G. (Milpitas CA) McClintock Cameron (Mountain View CA), Programmable logic array device with grouped logic regions and three types of conductors.
  47. Pedersen Bruce B., Programmable logic device having combinational logic at inputs to logic elements within logic array blocks.
  48. Lane Christopher F., Programmable logic device with expandable-width memory regions.
  49. Eaton David D. ; Kolze Paige A., Programming architecture for field programmable gate array.
  50. Orbach Zvi (Haifa ILX) Yoeli Uzi (Haifa ILX), Routing structure for a customizable integrated circuit.
  51. Or-Bach Zvi, Semiconductor device.
  52. Or-Bach Zvi ; Cox Bill Douglas, Semiconductor device.
  53. Uehara Takao (Tokyo JPX) Tsuchimoto Takamitsu (Machida JPX) Hamada Katsuyuki (Kawasaki JPX) Masuzawa Hideo (Tokyo JPX) Mukai Makoto (Hino JPX), Semiconductor device.
  54. Zvi Or-Bach ; Bill Douglas Cox, Semiconductor device.
  55. Fudanuki Nobuo,JPX ; Sei Toshikazu,JPX, Semiconductor integrated circuit with mixed gate array and standard cell.
  56. Ishibashi Atsuhiko (Hyogo JPX), Semiconductor integrated circuit, method of designing the same and method of manufacturing the same.
  57. Gudger Keith H. (Box 336 Soquel CA 95073), Stored and combinational logic function generator without dedicated storage elements.
  58. Bernstein Joseph B. (Newton MA), Structure for providing conductive paths.
  59. Freidin Philip M. (Sunnyvale CA) Cheung Edmond Y. (San Jose CA) Erickson Charles R. (Fremont CA) Syu Tsung-Lu (Fremont CA), Synchronous dual port RAM.
  60. Freidin Philip M. (Sunnyvale CA) Cheung Edmond Y. (San Jose CA) Erickson Charles R. (Fremont CA) Syu Tsung-Lu (Fremont CA), Synchronous dual port ram.
  61. Bernstein Joseph B., Technique for producing interconnecting conductive links.
  62. Bernstein Joseph B., Technique for producing interconnecting conductive links.
  63. Bernstein Joseph B., Technique for producing interconnecting conductive links.
  64. Jung-Cheun Lien ; Sheng Feng ; Eddy C. Huang ; Chung-Yuan Sun ; Tong Liu ; Naihui Liao TW, Tileable field-programmable gate array architecture.
  65. Trimberger Stephen M., Time-multiplexed programmable logic devices.
  66. El Gamal Abbas (Palo Alto CA) El-Ayat Khaled A. (Cupertino CA) Greene Jonathan W. (Palo Alto CA) Guo Ta-Pen R. (Cupertino CA) Reyneri Justin M. (Los Altos CA), Universal logic module comprising multiplexers.
  67. Kusunoki Mitsugu,JPX ; Tamba Nobuo,JPX, Variable logic integrated circuit device having connections through switch matrix and top layers for inter-cell connecti.

이 특허를 인용한 특허 (89)

  1. Or-Bach, Zvi; Wurman, Ze'ev, 3D integrated circuit with logic.
  2. Sekar, Deepak C.; Or-Bach, Zvi; Cronquist, Brian, 3D memory semiconductor device and structure.
  3. Or-Bach, Zvi, 3D semiconductor device.
  4. Or-Bach, Zvi, 3D semiconductor device.
  5. Or-Bach, Zvi; Wurman, Ze'ev, 3D semiconductor device.
  6. Or-Bach, Zvi; Wurman, Zeev, 3D semiconductor device.
  7. Or-Bach, Zvi; Cronquist, Brian; Sekar, Deepak, 3D semiconductor device and structure.
  8. Or-Bach, Zvi; Cronquist, Brian; Sekar, Deepak, 3D semiconductor device and structure.
  9. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian, 3D semiconductor device and structure.
  10. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk, 3D semiconductor device and structure.
  11. Sekar, Deepak; Or-Bach, Zvi; Cronquist, Brian, 3D semiconductor device and structure.
  12. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Beinglass, Israel; Wurman, Ze'ev; Lim, Paul, 3D semiconductor device and structure with back-bias.
  13. Or-Bach, Zvi; Wurman, Ze'ev, 3D semiconductor device including field repairable logics.
  14. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Wurman, Zeev, 3D semiconductor device, fabrication method and system.
  15. Or-Bach, Zvi; Widjaja, Yuniarto, 3DIC system with a two stable state memory and back-bias region.
  16. Or-Bach, Zvi; Wurman, Zeev, Automation for monolithic 3D devices.
  17. Park, Jonathan C; Werfelli, Salah M; Kang, WeiZhi; Hooi, Wan Tat; Tee, Kok Siong; Lee, Jeremy Jia Jian, Gate array architecture with multiple programmable regions.
  18. Park, Jonathan C; Werfelli, Salah M; Kang, WeiZhi; Hooi, Wan Tat; Tee, Kok Siong; Lee, Jeremy Jia Jian, Gate array architecture with multiple programmable regions.
  19. Venkatraman, Ramnath; Monzel, III, Carl Anthony; Ramesh, Subramanian, Integrated circuit cell architecture configurable for memory or logic elements.
  20. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian, Integrated circuit device and structure.
  21. Schmit, Herman; Gribok, Sergey, MEMS-based switching.
  22. Or-Bach, Zvi; Wurman, Zeev, Method for design and manufacturing of a 3D semiconductor device.
  23. Or-Bach, Zvi, Method for developing a custom device.
  24. Or-Bach, Zvi; Sekar, Deepak C., Method for fabricating novel semiconductor and optoelectronic devices.
  25. Cronquist, Brian; Beinglass, Isreal; de Jong, Jan Lodewijk; Sekar, Deepak C.; Or-Bach, Zvi, Method for fabrication of a semiconductor device and structure.
  26. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Isreal; de Jong, Jan Lodewijk; Sekar, Deepak C., Method for fabrication of a semiconductor device and structure.
  27. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian, Method for fabrication of a semiconductor device and structure.
  28. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk, Method for fabrication of a semiconductor device and structure.
  29. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk, Method for fabrication of a semiconductor device and structure.
  30. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk, Method for fabrication of a semiconductor device and structure.
  31. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Lim, Paul, Method for fabrication of a semiconductor device and structure.
  32. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Wurman, Ze'ev, Method for fabrication of a semiconductor device and structure.
  33. Sekar, Deepak; Or-Bach, Zvi; Cronquist, Brian, Method for fabrication of a semiconductor device and structure.
  34. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk, Method for fabrication of configurable systems.
  35. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Beinglass, Israel; Wurman, Ze'ev; Lim, Paul, Method of constructing a semiconductor device and structure.
  36. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Isreal; de Jong, Jan Lodewijk; Sekar, Deepak C., Method of fabricating a semiconductor device and structure.
  37. Or-Bach, Zvi; Sekar, Deepak; Cronquist, Brian; Wurman, Ze'ev, Method of forming three dimensional integrated circuit devices using layer transfer technique.
  38. Or-Bach, Zvi; Widjaja, Yuniarto, Method of maintaining a memory state.
  39. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian, Method of manufacturing a semiconductor device and structure.
  40. Sekar, Deepak C.; Or-Bach, Zvi, Method of manufacturing a semiconductor device with two monocrystalline layers.
  41. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Israel; de Jong, J. L.; Sekar, Deepak C.; Lim, Paul, Method of manufacturing a three dimensional integrated circuit by transfer of a mono-crystalline layer.
  42. Or-Bach, Zvi; Cronquist, Brian; Sekar, Deepak, Method of processing a semiconductor device.
  43. Or-Bach, Zvi; Wurman, Zeev, Method to construct a 3D semiconductor device.
  44. Or-Bach, Zvi; Wurman, Ze'ev, Method to construct systems.
  45. Or-Bach, Zvi; Wurman, Ze'ev, Method to form a 3D semiconductor device.
  46. Or-Bach, Zvi; Sekar, Deepak; Cronquist, Brian, Method to form a 3D semiconductor device and structure.
  47. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk; Sekar, Deepak C., Monolithic three-dimensional semiconductor device and structure.
  48. Sekar, Deepak C.; Or-Bach, Zvi, Self aligned semiconductor device and structure.
  49. Or-Bach, Zvi; Lim, Paul; Sekar, Deepak C., Semiconductor and optoelectronic devices.
  50. Or-Bach, Zvi; Sekar, Deepak, Semiconductor and optoelectronic devices.
  51. Or-Bach, Zvi; Sekar, Deepak C., Semiconductor and optoelectronic devices.
  52. Or-Bach, Zvi; Sekar, Deepak C., Semiconductor and optoelectronic devices.
  53. Or-Bach, Zvi; Sekar, Deepak C., Semiconductor and optoelectronic devices.
  54. Or-Bach, Zvi, Semiconductor device and structure.
  55. Or-Bach, Zvi, Semiconductor device and structure.
  56. Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure.
  57. Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure.
  58. Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure.
  59. Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure.
  60. Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure.
  61. Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure.
  62. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk; Sekar, Deepak C., Semiconductor device and structure.
  63. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk; Sekar, Deepak C.; Lim, Paul, Semiconductor device and structure.
  64. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk; Sekar, Deepak C.; Wurman, Zeev, Semiconductor device and structure.
  65. Or-Bach, Zvi; Cronquist, Brian; Sekar, Deepak, Semiconductor device and structure.
  66. Or-Bach, Zvi; Cronquist, Brian; Sekar, Deepak, Semiconductor device and structure.
  67. Or-Bach, Zvi; Cronquist, Brian; Sekar, Deepak, Semiconductor device and structure.
  68. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian, Semiconductor device and structure.
  69. Or-Bach, Zvi; Sekar, Deepak; Cronquist, Brian, Semiconductor device and structure.
  70. Or-Bach, Zvi; Sekar, Deepak; Cronquist, Brian, Semiconductor device and structure.
  71. Or-Bach, Zvi; Sekar, Deepak; Cronquist, Brian; Lim, Paul, Semiconductor device and structure.
  72. Or-Bach, Zvi; Widjaja, Yuniarto; Sekar, Deepak C., Semiconductor device and structure.
  73. Or-Bach, Zvi; Wurman, Zeev, Semiconductor device and structure.
  74. Sekar, Deepak C.; Or-Bach, Zvi, Semiconductor device and structure.
  75. Sekar, Deepak C.; Or-Bach, Zvi, Semiconductor device and structure.
  76. Sekar, Deepak C; Or-Bach, Zvi; Lim, Paul, Semiconductor device and structure.
  77. Sekar, Deepak; Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure.
  78. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian, Semiconductor device and structure for heat removal.
  79. Sekar, Deepak C.; Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure for heat removal.
  80. Sekar, Deepak; Or-Bach, Zvi; Cronquist, Brian, Semiconductor device and structure for heat removal.
  81. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian, Semiconductor devices and structures.
  82. Or-Bach, Zvi; Wurman, Zeev, Semiconductor devices and structures.
  83. Or-Bach, Zvi; Sekar, Deepak C.; Cronquist, Brian; Wurman, Zeev, Semiconductor system and device.
  84. Or-Bach, Zvi; Sekar, Deepak; Cronquist, Brian; Wurman, Ze'ev, Semiconductor system and device.
  85. Sekar, Deepak; Or-Bach, Zvi; Cronquist, Brian, Semiconductor system, device and structure with heat removal.
  86. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Israel; de Jong, J. L.; Sekar, Deepak C., System comprising a semiconductor device and structure.
  87. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk; Sekar, Deepak C.; Wurman, Zeev, System comprising a semiconductor device and structure.
  88. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk; Sekar, Deepak C.; Wurman, Zeev, System comprising a semiconductor device and structure.
  89. Or-Bach, Zvi; Cronquist, Brian; Beinglass, Israel; de Jong, Jan Lodewijk; Sekar, Deepak C.; Wurman, Zeev, System comprising a semiconductor device and structure.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로