$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Variable size First In First Out (FIFO) memory with head and tail caching 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H04L-012/54
출원번호 US-0930804 (2001-08-15)
발명자 / 주소
  • Haywood,Chris
출원인 / 주소
  • Internet Machines Corp.
대리인 / 주소
    SoCal IP Law LLP
인용정보 피인용 횟수 : 9  인용 특허 : 27

초록

A variable size first in first out (FIFO) memory is provided. The variable size FIFO memory may include head and tail FIFO memories operating at a very high data rate and an off chip buffer memory. The off chip buffer memory may be, for example, of a dynamic RAM type. The off chip buffer memory ma

대표청구항

What is claimed is: 1. A variable size first in first out (FIFO) memory comprising: a head FIFO memory including a sequential sprinkler engine for sequentially delivering data packets as delivered data packets to a plurality of switching elements at a slow rate relative to the head FIFO memory wher

이 특허에 인용된 특허 (27)

  1. Daniel Thomas ; Nattkemper Dieter ; Varma Subir, ATM communication system interconnect/termination unit.
  2. Bienvenu Jacques (Paris FRX) Dufond Patrick (Paris FRX) Carre Claude (la Varenne-St-Hilaire FRX) Tuong Duc L. (Paris FRX) Verdier Henri (Paris FRX) deRivet Philippe-Hubert (Paris FRX) Bradley John J., Apparatus and method for transferring information units between processes in a multiprocessing system.
  3. Sun, Peter C. P.; Lin, Wallace, Architecture of data communications switching system and associated method.
  4. Olnowich Howard Thomas, Bi-directional network adapter for interfacing local node of shared memory parallel processing system to multi-stage switching network for communications with remote node.
  5. Yoav Honig IL; Meir Ohana IL; Amir Lahat IL, Crossbar switching matrix with broadcast buffering.
  6. Chris Randall Stone ; Ritesh Radheshyam Agrawal, Data processing system having a fifo buffer with variable threshold value based on input and output data rates and data block size.
  7. Morioka Yoshihiro,JPX ; Motomura Naohisa,JPX ; Kase Hiroshi,JPX ; Hamai Shinji,JPX, Data recorder and method of access to data recorder.
  8. Horikomi, Hitomi; Aoki, Yoshifumi, Data stream generation apparatus and method of same, variable length coded data stream generation apparatus and method of same, and camera system.
  9. Shimizu Toshiyuki,JPX, Data transfer system which determines a size of data being transferred between a memory and an input/output device.
  10. Taylor Craig, First-in, first-out integrated circuit memory device incorporating a retransmit function.
  11. Runaldue Thomas J. ; Dwork Jeffrey Roy, Full duplex buffer management and apparatus.
  12. Manning, Troy A., Memory device command signal generator.
  13. Pradeep S. Sindhu ; Dennis C. Ferguson ; Bjorn O. Liencres ; Nalini Agarwal ; Hann-Hwan Ju ; Raymond Marcelino Manese Lim ; Rasoul Mirzazadeh Oskouy ; Sreeram Veeragandham, Memory organization in a switching device.
  14. Goodwin Paul M. (Littleton MA) Tatosian David A. (Stow MA) Smelser Donald (Bolton MA), Memory stream buffer with variable-size prefetch depending on memory interleaving configuration.
  15. Irie Yasuhito (Tokyo JPX) Yamada Kenji (Tokyo JPX), Method and apparatus for performing priority control for cells in output buffer type ATM switch.
  16. Harrison David Michael ; Ii Alison ; McCutcheon Dadario, Method and processing interface for transferring data between host systems and a packetized processing system.
  17. Chan Lee ; Hitesh Ahuja ; Robert F. Krick, Method and system for bypassing a fill buffer located along a first instruction path.
  18. Bass, Brian Mitchell; Calvignac, Jean Louis; Heddes, Marco C.; Siegel, Michael Steven; Verplanken, Fabrice Jean, Method and system for network processor scheduler.
  19. Eng Kai Y. (Middletown NJ) Hluchyj Michael G. (Little Silver NJ) Yeh Yu S. (Freehold NJ), N-by-N “knockout”switch for a high-performance packet switching system with variable length packets.
  20. Brian Mitchell Bass ; Jean Louis Calvignac ; Marco C. Heddes ; Piyush Chunilal Patel ; Juan Guillermo Revilla ; Michael Steven Siegel ; Fabrice Jean Verplanken, Network processor, memory organization and methods.
  21. Pannell, Donald Robert, Network switch with head of line input buffer queue clearing.
  22. Aimoto, Takeshi, Packet switch and switching method for switching variable length packets.
  23. Moriwaki, Norihiko; Wada, Mitsuhiro; Kozaki, Takahiko; Kasahara, Hiroaki, Packet switching apparatus with a common buffer.
  24. Bass, Brian Mitchell; Calvignac, Jean Louis; Heddes, Marco C.; Siegel, Michael Steven; Trombley, Michael Raymond; Verplanken, Fabrice Jean, Queue manager for a buffer.
  25. Yamada Kenji (Tokyo JPX), Shared buffer memory switch for an ATM switching system and its broadcasting control method.
  26. James David V. ; North Donald N. ; Stone Glen D., System for generating and sending a critical-world-first data response packet by creating response packet having data o.
  27. Hasley Lloyd A. (Carrollton TX), Variable length packet switching system.

이 특허를 인용한 특허 (9)

  1. Ebergen,Josephus C.; Sutherland,Ivan E.; Drost,Robert J., Apparatus and method for high-throughput asynchronous communication.
  2. Iwata, Masaji, Communications device, and communications method for enabling reception of real-time execution commands when a receive buffer is full.
  3. Usuda, Kazuto; Mizukoshi, Yukihiro, Control method and device of jitter buffer.
  4. Kottapalli, Venkata; Pitkethly, Scott; Klingner, Christian; Gerlach, Matthew, Fast-bypass memory circuit.
  5. Tan, Zun Yang; Lui, Tat Mun; Ang, Boon Jin; Lee, Chiang Wei; Saw, Richard Jin Guan; Khor, Want Sent, Integrated circuit with dynamically-adjustable buffer space for serial interface.
  6. Yang, Jun; Lin, Hwong-Kwo; Chen, Hua; Li, Yong; Shen, Ju, Memory cell and memory.
  7. Alfieri, Robert A.; Ng, Kelvin Kwok-Cheung, Power conservation using gray-coded address sequencing.
  8. Alfieri, Robert A., Sequential access memory with master-slave latch pairs and method of operating.
  9. Gotterba, Andreas J.; Wang, Jesse S., Three state latch.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로