$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Architecture for efficient implementation of serial data communication functions on a programmable logic device (PLD) 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-017/50
  • G06F-009/00
  • G06F-015/177
  • G06F-015/16
  • H01L-025/00
  • H04L-012/66
출원번호 US-0703181 (2000-10-30)
발명자 / 주소
  • Moore,Michael T.
  • Lie,James
출원인 / 주소
  • Cypress Semiconductor Corporation
인용정보 피인용 횟수 : 14  인용 특허 : 62

초록

According to one embodiment, an integrated circuit ( 100) includes a programmable portion (102) and a communication portion (104). A programmable portion (102) may include logic circuits that are configurable by a user. A communication portion (104) may include one or more circuit blocks designed to

대표청구항

What is claimed is: 1. An integrated circuit device, comprising: a programmable portion comprising a plurality of circuits configurable by a user of the integrated circuit device; and at least one communication portion comprising: a plurality of data operation circuits, each of which performs a dif

이 특허에 인용된 특허 (62)

  1. Chang Web (39939 Stevenson Common ; V-2133 Fremont CA 94538), Application specific field programmable gate array.
  2. Robert Fu ; David D. Eaton ; Kevin K. Yee ; Andrew K. Chan, Architecture for field programmable gate array.
  3. Tzukerman, Shimon; Kalit, Gadi; Wardani, Ladd S. El, Automatic power control in a data transmission system.
  4. Reddy Srinivas T. ; Zaveri Ketan ; Lane Christopher F. ; Lee Andy L. ; McClintock Cameron R. ; Pedersen Bruce B. ; Mejia Manuel ; Cliff Richard G., Circuitry and methods for internal interconnection of programmable logic devices.
  5. Wolf Tod D., Combined error position circuit and chien search circuit for reed-solomon decoding.
  6. Combs James Lee, Computer system having dual bus architecture with audio/video/CD drive controller/coprocessor having integral bus arbitrator.
  7. Levy Paul S. ; Lehman Judson Alan, Concurrent serial interconnect for integrating functional blocks in an integrated circuit device.
  8. Genrich Thad J. ; Holsteen David W. ; Martinez Bruno A. ; Spellman Daniel L., Configurable interface module.
  9. Andy L. Lee ; Christopher F. Lane ; Srinivas T. Reddy ; Brian D. Johnson ; Ketan H. Zaveri ; Mario Guzman ; Quyen Doan, Configurable memory structures in a programmable logic device.
  10. Veenstra, Kerry S.; Ang, Boon Jin, Configuring a programmable logic device.
  11. DeHon Andre ; Bolotski Michael ; Knight ; Jr. Thomas F., DPGA-coupled microprocessors.
  12. Devanagundy Uday N. ; Tan Taikhim ; Gates Stillman F., Decoupled serial memory access with passkey protected memory areas.
  13. Mydill Marc R. (Garland TX) Powell Theo J. (Dallas TX), Distributed pseudo random sequence control with universal polynomial function generator for LSI/VLSI test systems.
  14. Chang Web, Embedded configurable logic ASIC.
  15. Plants William C. ; Joseph James Dean ; Bell Antony G., Embedded static random access memory for field programmable gate array.
  16. Erickson Charles R. ; Tavana Danesh ; Holen Victor A., Encryption of configuration stream.
  17. Beal, Samuel W.; Kaptonoglu, Sinan; Lien, Jung-Cheun; Shu, William; Chan, King W.; Plants, William C., Enhanced field programmable gate array.
  18. Kawana Keiichi ; Rostoker Michael D., FPGA with embedded content-addressable memory.
  19. McCollum John L., Field programmable digital signal processing array integrated circuit.
  20. Trimberger Stephen M., Field programmable gate array having programming instructions in the configuration bitstream.
  21. McGowan John E., Field programmable gate array with mask programmed input and output buffers.
  22. Betz, Vaughn; Rose, Jonathan, Heterogeneous interconnection architecture for programmable logic devices.
  23. Bastiani, Vincent J.; Kwan, Tony, Host and device serial communication protocols and communication packet formats.
  24. May, Roger; Kostarnov, Igor; Flaherty, Edward H.; Dickinson, Mark, I/O circuitry shared between processor and programmable logic portions of an integrated circuit.
  25. Borland David J., Integrated circuit having a programmable input/output processor that is used for increasing the flexibility of communications.
  26. Tavana Danesh ; Yee Wilson K. ; Trimberger Stephen M., Integrated circuit with field programmable and application specific logic areas.
  27. Tavana Danesh ; Yee Wilson K. ; Trimberger Stephen M., Integrated circuit with field programmable and application specific logic areas.
  28. Or-Bach Zvi, Integrated circuits which employ look up tables to provide highly efficient logic cells and logic functionalities.
  29. Young Steven P. ; Bauer Trevor J., Interconnect structure for FPGA with configurable delay locked loop.
  30. Chiakang Sung ; Bonnie I. Wang ; Richard G. Cliff, LVDS interface incorporating phase-locked loop circuitry for use in programmable logic device.
  31. Miller Andrew J.,GBX, Linear feedback shift register in a programmable gate array.
  32. Aipperspach Anthony G. (Rochester MN) Dewanz Douglas M. (Rochester MN) Fitzgerald Joseph M. (Austin TX), Macro structural arrangement and method for generating macros for VLSI semiconductor circuit devices.
  33. Sample, Stephen P.; Bershteyn, Mikhail; Butts, Michael R.; Bauer, Jerry R., Memory circuit for use in hardware emulation system.
  34. Baxter Glenn A., Method and apparatus for converting a programmable logic device representation of a circuit into a second representation.
  35. Bacou Claude (Neauphle le Chateau FRX) Cabrol Christian (Plaisir FRX) Baptiste Rene (Flancourt Maurepas FRX) Oisel Andre (Elancourt FRX), Method and apparatus for transmission of digital data.
  36. Raza S. Babar, Method and apparatus to generate mask programmable device.
  37. Adam, Joel Fredric; Engelkemier, Darren Scott; Sprague, Edward Everett, Method and system for encoding data for transmission over a serial link.
  38. Craft David John ; Gould Scott Whitney ; Keyser ; III Frank Ray ; Worth Brian, Method and system for programming a gate array using a compressed configuration bit stream.
  39. Lawman Gary R. ; Linoff Joseph D. ; Wells Robert W., Method for configuring circuits over a data communications link.
  40. Lawman Gary R., Method for generating a secure macro element of a design for a programmable IC.
  41. Butts Michael R. ; Batcheller Jon A., Method for performing simulation using a hardware logic emulation system.
  42. Betz, Vaughn Timothy; Galloway, David Reid, Method of optimizing the design of electronic systems having multiple timing constraints.
  43. Liu, Ming-Kang, Mixed hardware/software architecture and method for processing xDSL communications.
  44. Muthujumaraswathy, Kumaraguru; Rostoker, Michael D., Multimedia interface having a processor and reconfigurable logic.
  45. Reddy Srinivas ; Lane Christopher, PLD with split multiplexed inputs from global conductors.
  46. Grivna, Edward L., Parallel framer and transport protocol with distributed framing and continuous data.
  47. Eaton, David D.; Yap, Ket-Chong; Yee, Kevin K.; Hart, E. Thomas; Chan, Andrew K.; Palmer, Neal A.; Dini, Michael W.; Apland, James; Gunaratna, Panawalge S. N., Programmable antifuse interfacing a programmable logic and a dedicated device.
  48. Albu Lucian R. ; Britton Barry K. ; Leung Wai-Bor ; Stuby ; Jr. Richard G. ; Thompson James A. ; Zilic Zeljko, Programmable clock manager for a programmable logic device that can be programmed without reconfiguring the device.
  49. Lacey, Timothy M.; Johnson, David L., Programmable logic device.
  50. Schultz, David P.; Hung, Lawrence C.; Goetting, F. Erich, Programmable logic device capable of preserving state data during partial or complete reconfiguration.
  51. Austin H. Lesea, Programmable logic device having amplitude and phase modulation communication.
  52. Reddy Srinivas T. ; Lane Christopher F. ; Mejia Manuel, Programmable logic device memory array circuit having combinable single-port memory arrays.
  53. Jefferson David, Programmable logic device with logic signal delay compensated clock network.
  54. Jefferson David, Programmable logic device with logic signal delay compensated clock network.
  55. Small, Brian D.; Chan, Andrew K., RAM with configurable depth and width.
  56. Glover Neal ; Dudley Trent, Reed-Solomon code system employing k-bit serial techniques for encoding and burst error trapping.
  57. Joseph H. Hassoun, SDRAM controller implemented in a PLD.
  58. Roush Paul E. (Austin TX), Serial data interface with circular buffer.
  59. Jones Christopher W. ; MacArthur James B. ; Meng Anita X., Serial programming of instruction codes in different numbers of clock cycles.
  60. Robert J. Palermo ; Karem A. Sakallah ; Shekaripuram V. Venkatesh ; Mohammad Mortazavi, System and method for timing abstraction of digital logic circuits.
  61. Borland David J., System processing unit extended with programmable logic for plurality of functions.
  62. Conn Robert O., Variable-delay interconnect structure for a programmable logic device.

이 특허를 인용한 특허 (14)

  1. Stolpman, Victor James, Communication applications.
  2. Lo, Yu-Cheng; Chen, Ying-Yen; Tzeng, Chao-Wen; Lee, Jih-Nung, Delay difference detection and adjustment device and method.
  3. Stolpman, Victor James; Barak, Ehud, Downhole communication applications.
  4. Salamon, Aviv; Lida, Eyran, Encoding payloads according to data types while maintaining running disparity.
  5. Lida, Eyran; Salamon, Aviv, Frequent flow control by replacing certain idle words with bitwise complement words.
  6. Lida, Eyran; Salamon, Aviv, Indicating end of idle sequence by replacing certain code words with alternative code words.
  7. Salamon, Aviv; Lida, Eyran, Indicating end of idle sequence by replacing expected code words while maintaining running disparity.
  8. Lida, Eyran; Salamon, Aviv, Maintaining running disparity while utilizing different line-codes.
  9. Nelson,Michael D., Method for storing and shipping programmable ASSP devices.
  10. Murray,Brian; Riesco,Jacobo; Sheets,Gregory W.; Smith,Lane A., Methods and apparatus for interfacing a plurality of encoded serial data streams to a serializer/deserializer circuit.
  11. Kang, Hee Bok, Multi-protocol serial interface system.
  12. Kang, Hee Bok, Multi-protocol serial interface system.
  13. Lida, Eyran; Salamon, Aviv, Seamless addition of high bandwidth lanes.
  14. Arora,Mohit, xB/yB coder programmed within an embedded array of a programmable logic device.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로