$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Integrated circuit including programmable logic and external-device chip-enable override control 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H03K-019/173
출원번호 US-0877045 (2004-06-25)
발명자 / 주소
  • Balasubramanian,Rabindranath
  • Kolkind,Kurt
  • Bakker,Gregory
출원인 / 주소
  • Actel Corporation
대리인 / 주소
    Sierra Patent Group, Ltd.
인용정보 피인용 횟수 : 12  인용 특허 : 58

초록

An integrated circuit device includes a programmable logic block, a monitoring input, a condition-sensing circuit coupled to the monitoring input and configured to generate a condition-sensed signal at an output in response to sensing a condition at the monitoring input, a first digital input, a fir

대표청구항

What is claimed is: 1. An integrated circuit comprising: a programmable logic block; a monitoring input; a condition-sensing circuit coupled to said monitoring input and configured to generate a condition-sensed signal at an output in response to sensing a condition at said monitoring input; a firs

이 특허에 인용된 특허 (58)

  1. Daniele Ottini IT; Melchiorre Bruccoleri IT; Giacomino Bollati IT; Marco Demicheli IT, Analog-to-digital flash converter for generating a thermometric digital code.
  2. Rusli Kurniawan ; Paul Yeh ; Daren Linsenbach, Apparatus and method for in-system programming of a field programmable logic device using device-specific characterization data.
  3. Alan L. Herrmann ; Timothy J. Southgate, Apparatus and method for in-system programming of integrated circuits containing programmable elements.
  4. Herrmann Alan L. ; Southgate Timothy J., Apparatus and method for in-system programming of integrated circuits containing programmable elements.
  5. Chang Web (39939 Stevenson Common ; V-2133 Fremont CA 94538), Application specific field programmable gate array.
  6. Young, Steven P.; Bauer, Trevor J., Architecture and method for partially reconfiguring an FPGA.
  7. Ashmore ; Jr. Benjamin Howard ; Marshall Jeffery Mark ; Moyer Bryon Irwin ; Porter John David ; Schmitz Nicholas A. ; Sharpe-Geisler Bradley A., Block clock and initialization circuit for a complex high density PLD.
  8. Nguyen, Andy T., Clock generator circuit providing an output clock signal from phased input clock signals.
  9. Freeman Ross H. (San Jose CA), Configurable electrical circuit having configurable logic elements and configurable interconnects.
  10. Genrich Thad J. ; Holsteen David W. ; Martinez Bruno A. ; Spellman Daniel L., Configurable interface module.
  11. Mann Eric N., Crystal oscillator with eprom-controlled frequency trim.
  12. Fasoli, Luca Giovanni, Dual bank flash memory device and method.
  13. Curd Derek R. ; Rao Kameswara K. ; Lee Napoleon W., Efficient in-system programming structure and method for non-volatile programmable logic devices.
  14. Chang Web, Embedded configurable logic ASIC.
  15. Beal Samuel W. ; Kaptonoglu Sinan ; Lien Jung-Cheun ; Shu William ; Chan King W. ; Plants William C., Enhanced field programmable gate array.
  16. Mann Eric N. (Issaquah WA) Torode John Q. (Hunts Point WA), Erasable and programmable single chip clock generator.
  17. McGowan John E., Field programmable gate array with mask programmed analog function circuits.
  18. Shokouhi, Farshid, In-system programmable flash memory device with trigger circuit for generating limited duration program instruction.
  19. Kopec ; Jr. Stanley J. ; Wang Cheng-Yuan Michael ; Farmer Jerome Connelly ; Tsui Cyrus Y., In-system programmable interconnect circuit.
  20. Turner John E. (Beaverton OR) Rutledge David L. (Beaverton OR) Darling Roy D. (Forest Grove OR), In-system programmable logic device.
  21. Turner John E. (Beaverton OR) Rutledge David L. (Beaverton OR) Darling Roy D. (Forest Grove OR), In-system programmable logic device with four dedicated terminals.
  22. McClure, David C., Integrated volatile and non-volatile memory.
  23. Vidyabhusan Gupta, Interconnect circuitry for implementing logic functions in a field programmable gate array and method of operation.
  24. Barnard Charles E. (400 Willis St. Daingerfield TX 75638), Magnetic drain plug.
  25. Erickson Brian D., Method and apparatus for in-system programming with a status bit.
  26. Slezak Yaron,ILX ; Cedar Yoram ; Wienner Ilan,ILX, Method and apparatus for operating on a memory unit via a JTAG port.
  27. Kang Sunae ; San Luis ; Jr. Rafael G. ; Curd Derek R. ; Mack Ronald J., Method and apparatus for selecting optimum levels for in-system programmable charge pumps.
  28. Howard Y. M. Tang ; Albert Chan ; Cyrus Y. Tsui ; Ju Shen, Method and structure dynamic in-system programming.
  29. Tang Howard Y. M. ; Chan Albert ; Tsui Cyrus Y. ; Shen Ju, Method and structure for dynamic in-system programming.
  30. Jacobson Neil G. ; Murphy Matthew T., Method for concurrently programming or accessing a plurality of in-system-programmable logic devices.
  31. Torode John (Hunts Point WA), Methods and apparatus for a programmable frequency generator that requires no dedicated programming pins.
  32. Michael David May GB; Jonathan Edwards GB; David L. Waller GB, Microcomputer with high density RAM on single chip.
  33. Barnett Philip C.,GBX, Microcontroller incorporating an enhanced peripheral controller for automatic updating the configuration date of multiple peripherals by using a ferroelectric memory array.
  34. Zink Sebastien,FRX, Non-volatile memory device and method for the programming of the same.
  35. Hamilton Stephen P. (Midland TX) McFarland Harry G. (Lubbock TX), Non-volatile memory system.
  36. Simone Bartoli IT; Lorenzo Bedarida IT; Mauro Sali IT; Antonio Russo IT, Non-volatile memory with functional capability of burst mode read and page mode read during suspension of an operation of electrical alteration.
  37. Little Wendell L. (Carrollton TX) Grider Stephen N. (Farmers Branch TX), Nonvolatile microprocessor with predetermined state on power-down.
  38. Eric N. Mann ; John Q. Torode, Programmable clock generator.
  39. Mann Eric N. ; Torode John Q., Programmable clock generator.
  40. Piasecki, Douglas S.; Storvik, II, Alvin C., Programmable driver for an I/O pin of an integrated circuit.
  41. McCollum John L. (Saratoga CA) El Gamal Abbas A. (Palo Alto CA) Greene Jonathan W. (Palo Alto CA), Programmable interconnect architecture having interconnects disposed above function modules.
  42. Padoan Silvia (Rimini ITX) Pascucci Luigi (San Giovanni ITX), Programmable logic array structure for semiconductor nonvolatile memories, particularly flash-eeproms.
  43. Stefano Ghezzi IT; Donato Ferrario IT; Emilio Yero IT; Giovanni Campardo IT, Programmable logic arrays.
  44. Shinonara Hirofumi (Hyogo JPX), Programmable logic device.
  45. Rangasayee Krishna ; Shannon John, Programmable logic device having an integrated phase lock loop.
  46. Snyder, Warren; Mar, Monte, Programmable microcontroller architecture (mixed analog/digital).
  47. Hastings Roy A. (Allen TX) Neale Todd M. (Carrollton TX) Whitney Brad (Anaheim CA), Programmable mixed-mode integrated circuit architecture.
  48. Mar Monte F. ; Snyder Warren A., Programmable oscillator scheme.
  49. Mar, Monte F.; Snyder, Warren A., Programmable oscillator scheme.
  50. Mar, Monte F.; Snyder, Warren A., Programmable oscillator scheme.
  51. Wunner, John J.; Stansell, Galen E., Robust clock circuit architecture.
  52. Howard S. Tang ; Albert Chan ; Cyrus Y. Tsui, Simultaneous wired and wireless remote in-system programming of multiple remote systems.
  53. Josephson Gregg R. (Aloha OR) Shen Ju (San Jose CA) Darling Roy D. (Forest Grove OR) Cheng Chan-Chi J. (San Jose CA), Structure and method for multiplexing pins for in-system programming.
  54. Josephson Gregg R. (Aloha OR) Shen Ju (San Jose CA) Darling Roy D. (Forest Grove OR) Cheng Chan-Chi J. (San Jose CA), Structure and method for multiplexing pins for in-system programming.
  55. Andrew Michael Jones GB; Michael David May GB, System and method for on-chip communication.
  56. Sullam, Bert; Kutz, Harold, System and method of providing a programmable clock architecture for an advanced microcontroller.
  57. Bal, Ankur, System for simplifying the programmable memory to logic interface in FPGA.
  58. Elgamal Abbas (Palo Alto CA) El-Ayat Khaled A. (Cupertino CA) Mohsen Amr (Saratoga CA), User programmable integrated circuit interconnect architecture and test method.

이 특허를 인용한 특허 (12)

  1. Zhu, Limin; Speers, Theodore; Bakker, Gregory, Integrated circuit device having state-saving and initialization feature.
  2. Balasubramanian, Rabindranath; Kolkind, Kurt; Bakker, Gregory, Integrated circuit including programmable logic and external-device chip-enable override control.
  3. Pike, Don; Peppy, David; Madsen, John, Intelligent embedded power rail and control signal sequencer.
  4. Zoso, Luciano; Chin, Allan P.; Lester, David P., NICAM processing method.
  5. Herrmann, Alan Louis; Mendel, David W., Partial reconfiguration and in-system debugging.
  6. Bakker,Gregory, Power-up and power-down circuit for system-on-a-chip integrated circuit.
  7. Camarota,Rafael C.; White,Tom, Programmable logic device with on-chip nonvolatile user memory.
  8. Balasubramanian, Rabindranath; Zhu, Limin; Bakker, Gregory, Programmable system on a chip for temperature monitoring and control.
  9. Balasubramanian,Rabindranath; Zhu,Limin; Bakker,Gregory, Programmable system on a chip for temperature monitoring and control.
  10. Smilg, Lawrence Mitchell; Ernst, James; Zeller, Robert, Reconfigurable FADEC with flash based FPGA control channel and ASIC sensor signal processor for aircraft engine control.
  11. Imafuku,Kazuaki, Reconfigurable integrated circuit device for automatic construction of initialization circuit.
  12. Kim, Seung Won; Yang, Dae Wook, Semiconductor device and method of connecting a shielding layer to ground through conductive vias.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로