Semiconductor device and corresponding fabrication method
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H01L-029/792
H01L-029/66
출원번호
US-0777207
(2004-02-13)
우선권정보
DE-103 06 315(2003-02-14)
발명자
/ 주소
Fischer,Bj철rn
Goldbach,Matthias
Jakschik,Stefan
Schl철sser,Till
출원인 / 주소
Infineon Technologies AG
대리인 / 주소
Morrison &
인용정보
피인용 횟수 :
2인용 특허 :
3
초록▼
A semiconductor device having a gate structure, the gate structure having a first gate dielectric made of a first material having a first thickness and a first dielectric constant, which is situated directly above the channel region, and an overlying second gate dielectric made of a second material
A semiconductor device having a gate structure, the gate structure having a first gate dielectric made of a first material having a first thickness and a first dielectric constant, which is situated directly above the channel region, and an overlying second gate dielectric made of a second material having a second thickness and a second dielectric constant, which is significantly greater than the first dielectric constant; and the first thickness of the first gate dielectric and the second thickness of the second gate dielectric being chosen such that the corresponding thickness of a gate structure with the first gate dielectric, to obtain the same threshold voltage, is at least of the same magnitude as a thickness equal to the sum of the first thickness and the second thickness. The invention also relates to a corresponding fabrication method.
대표청구항▼
What is claimed is: 1. A semiconductor device, comprising: a first doping region, which has a first conduction type; a second doping region, which has the first conduction type and is spaced apart from the first doping region; a channel region, which lies between the first and second doping region
What is claimed is: 1. A semiconductor device, comprising: a first doping region, which has a first conduction type; a second doping region, which has the first conduction type and is spaced apart from the first doping region; a channel region, which lies between the first and second doping regions and has a second conduction type; and a gate structure provided above the channel region, wherein the gate structure having a first gate dielectric made of a first material with a first thickness and a first dielectric constant, which is situated directly above the channel region, and an overlying second gate dielectric made of a second material with a second thickness and a second dielectric constant, which is significantly greater than the first dielectric constant, the first thickness of the first gate dielectric and the second thickness of the second gate dielectric configured such that the corresponding thickness of a gate structure with the first gate dielectric, to obtain a same threshold voltage, is at least of a same magnitude as a thickness equal to a sum of the first thickness and the second thickness, the gate structure has a third gate dielectric made of silicon dioxide, which is provided above the second gate dielectric, a parasitic field-effect transistor is involved, and the first doping region is a filling electrode of a trench capacitor of a memory cell, the second doping region is a semiconductor substrate and the channel region is a connection region of an associated selection transistor to a gate connection of the filling electrode and the gate structure comprises an insulation collar of the trench capacitor. 2. The semiconductor device according to claim 1, wherein the first material is silicon dioxide and the second material is a transition metal oxide. 3. The semiconductor device according to claim 2, wherein the second material is a binary metal oxide selected from the group of: Al 2O3, Y2O3, La2O3, TiO2, ZrO2, HfO2. 4. The semiconductor device according to claim 1, wherein a field-effect transistor is involved. 5. The semiconductor device according to claim 1, wherein a trench capacitor-dielectric made of the second gate dielectric is provided below the insulation collar. 6. The semiconductor device according to claim 1, wherein the first doping region and the second doping region are provided at a surface of a semiconductor substrate and are isolated by an isolation trench filled with an insulator material, and the gate structure is provided at least on the trench bottom. 7. The semiconductor device according to claim 6, wherein the gate structure is provided on the trench bottom and the trench walls. 8. The semiconductor device according to claim 6, wherein the isolation trench has a greater depth extent in the semiconductor substrate than the first doping region and the second doping region.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (3)
Buchanan, Douglas A.; Callegari, Alessandro C.; Gribelyuk, Michael A.; Jamison, Paul C.; Neumayer, Deborah Ann, High mobility FETS using A1203 as a gate oxide.
Sato Noriaki (Machida JPX) Imaoka Kazunori (Komae JPX), Method of fabricating a metal-oxide-semiconductor device having a semiconductor on insulator (SOI) structure.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.