$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Hypercomputer 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-015/80
  • G06F-015/76
출원번호 US-0660855 (2003-09-12)
발명자 / 주소
  • Gilson,Kent L.
출원인 / 주소
  • Star Bridge Systems, Inc.
대리인 / 주소
    Morrison &
인용정보 피인용 횟수 : 19  인용 특허 : 13

초록

A computer system comprising a first block which includes multiple processing subsystem, a second block which includes multiple processing subsystem, a third block which includes multiple processing subsystem, a fourth block which includes multiple processing subsystem, a first communication and pro

대표청구항

The invention claimed is: 1. A computer system comprising: a plurality of first subsystems; and a second subsystem; wherein each first subsystem includes multiple processing elements intra-connected to permit communication within such first subsystem among the processing elements; wherein each firs

이 특허에 인용된 특허 (13)

  1. Roussakov Vladimir P.,RUX, Dynamically reconfigurable distributed integrated circuit processor and method.
  2. Sample Stephen P. ; Bershteyn Mikhail ; Butts Michael R. ; Bauer Jerry R., Emulation system with time-multiplexed interconnect.
  3. Casselman Steven Mark (Reseda CA), FPGA virtual computer for executing a sequence of program instructions by successively reconfiguring a group of FPGA in.
  4. Cypher Robert E. (Los Gatos CA) Sanz Jorge L. C. (Los Gatos CA), Hierarchical interconnection network architecture for parallel processing, having interconnections between bit-addressib.
  5. Fujiwara Shinji (Kokubunji CA JPX) Shintani Yoichi (Palo Alto CA) Nagasaka Mitsuru (Kodaira JPX), Hierarchical network having lower and upper layer networks where gate nodes are selectively chosen in the lower and uppe.
  6. Gilson, Kent L., Hypercomputer.
  7. Gilson Kent L. (255 N. Main St. ; Apt. 210 Salt Lake City UT 84115), Integrated circuit computing device comprising a dynamically configurable gate array having a microprocessor and reconfi.
  8. Gilson Kent L. (Salt Lake City UT), Integrated circuit computing device comprising a dynamically configurable gate array having a microprocessor and reconfi.
  9. DeHon Andre ; Mirsky Ethan ; Knight ; Jr. Thomas F., Intermediate-grain reconfigurable processing device.
  10. Estes Mark D., Polymorphic network methods and apparatus.
  11. Gorin Allen L. (Fair Lawn NJ) Makofsky Patrick A. (Randolph NJ) Morton Nancy (Dover NJ) Oliver Neal C. (Madison NJ) Shively Richard R. (Convent Station NJ) Stanziola Christopher A. (Hyde Park NY), Reconfigurable signal processor.
  12. Hayashi Kenichi (Kawasaki JPX) Chuang Isaac Liu (Prospect KY), Reconfigurable torus network having switches between all adjacent processor elements for statically or dynamically split.
  13. Butts Michael R. (Portland OR) Batcheller Jon A. (Newberg OR), Structures and methods for adding stimulus and response functions to a circuit design undergoing emulation.

이 특허를 인용한 특허 (19)

  1. Bhanot,Gyan; Blumrich,Matthias A.; Chen,Dong; Gara,Alan G.; Giampapa,Mark E.; Heidelberger,Philip; Steinmacher Burow,Burkhard D.; Vranas,Pavlos M., Arithmetic functions in torus and tree networks.
  2. Chou, Deanna J.; Craig, Jesse E.; Sargis, Jr., John; Singley, Daneyand J.; Ventrone, Sebastian T., Design structure for dynamically selecting compiled instructions.
  3. Ballew, James D.; Early, Gary R., High performance computing (HPC) node having a plurality of switch coupled processors.
  4. Conard, Theodore; Chen, Ming Chi, Method for updating a hardware configuration of a networked communications device.
  5. Chou, Deanna J.; Craig, Jesse E.; Sargis, Jr., John; Singley, Daneyand J.; Ventrone, Sebastian T., Method, apparatus and computer program product for dynamically selecting compiled instructions.
  6. Archer, Charles J.; Faraj, Ahmad A.; Inglett, Todd A.; Ratterman, Joseph D., Providing full point-to-point communications among compute nodes of an operational group in a global combining network of a parallel computer.
  7. Archer, Charles J.; Faraj, Daniel A.; Inglett, Todd A.; Ratterman, Joseph D., Providing full point-to-point communications among compute nodes of an operational group in a global combining network of a parallel computer.
  8. Archer, Charles J.; Faraj, Ahmad A.; Inglett, Todd A.; Ratterman, Joseph D., Providing nearest neighbor point-to-point communications among compute nodes of an operational group in a global combining network of a parallel computer.
  9. Archer, Charles J.; Faraj, Ahmad A.; Inglett, Todd A., Providing point to point communications among compute nodes in a global combining network of a parallel computer.
  10. Archer, Charles J.; Faraj, Ahmad A.; Inglett, Todd A., Providing point to point communications among compute nodes in a global combining network of a parallel computer.
  11. Ballew, James D.; Davidson, Shannon V.; Richoux, Anthony N., System and method for cluster management based on HPC architecture.
  12. Ballew, James D.; Davidson, Shannon V.; Richoux, Anthony N., System and method for cluster management based on HPC architecture.
  13. Davidson, Shannon V.; Richoux, Anthony N., System and method for topology-aware job scheduling and backfilling in an HPC environment.
  14. Davidson, Shannon V.; Richoux, Anthony N., System and method for topology-aware job scheduling and backfilling in an HPC environment.
  15. Davidson, Shannon V.; Richoux, Anthony N., System and method for topology-aware job scheduling and backfilling in an HPC environment.
  16. Davidson, Shannon V.; Richoux, Anthony N., System and method for topology-aware job scheduling and backfilling in an HPC environment.
  17. Davidson, Shannon V.; Richoux, Anthony N., System and method for topology-aware job scheduling and backfilling in an HPC environment.
  18. Davidson, Shannon V.; Richoux, Anthony N., System and method for topology-aware job scheduling and backfilling in an HPC environment.
  19. Davidson, Shannon V.; Richoux, Anthony N., System and method for topology-aware job scheduling and backfilling in an HPC environment.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로