IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0093244
(2002-03-06)
|
발명자
/ 주소 |
- Ahn,Kie Y.
- Forbes,Leonard
|
출원인 / 주소 |
|
대리인 / 주소 |
Schwegman, Lundberg, Woessner &
|
인용정보 |
피인용 횟수 :
47 인용 특허 :
228 |
초록
▼
Structures and methods are provided for an improved multilevel wiring interconnect in an integrated circuit assembly. The present invention provides for a multilayer copper wiring structure by electroless, selectively deposited copper in a streamlined process which further reduces both intra-level l
Structures and methods are provided for an improved multilevel wiring interconnect in an integrated circuit assembly. The present invention provides for a multilayer copper wiring structure by electroless, selectively deposited copper in a streamlined process which further reduces both intra-level line to line capacitance and the inter-level capacitance. In particular, an illustrative embodiment of the present invention includes a novel methodology for forming multilevel wiring interconnects in an integrated circuit assembly. The method includes forming a number of multilayer metal lines, e.g. copper lines formed by selective electroless plating, separated by air gaps above a substrate. A low dielectric constant material is deposited between the number of metal lines and the substrate using a directional process. According to the teachings of the present invention, using a directional process includes maintaining a number of air gaps in the low dielectric constant material. Structures and systems are similarly included in the present invention.
대표청구항
▼
What is claimed is: 1. An integrated circuit, comprising: at least one semiconductor device formed in a substrate; a number of multilayer metal lines connecting to a number of silicon devices in the substrate; a low dielectric constant, fluorinated silica containing insulator in a number of inter
What is claimed is: 1. An integrated circuit, comprising: at least one semiconductor device formed in a substrate; a number of multilayer metal lines connecting to a number of silicon devices in the substrate; a low dielectric constant, fluorinated silica containing insulator in a number of interstices between the number of multilayer metal lines and the substrate; wherein the low dielectric constant insulator includes a number of air gaps in the low dielectric constant material in the number of interstices; and wherein the air gaps are disposed between the low dielectric constant material and sidewalls of at least some of the multilayer metal lines. 2. The integrated circuit of claim 1, wherein the low dielectric constant insulator includes a low dielectric constant organic silica film. 3. The integrated circuit of claim 1, wherein the number of multilayer metal lines includes a number of multilayer metal lines selected from the group consisting of Aluminum, Copper, Silver, and Gold. 4. The integrated circuit of claim 1, wherein the number of multilayer metal lines includes a first conductor bridge level. 5. The integrated circuit of claim 1, wherein a first of the number of air gaps is directly beneath a first layer of the number of multilayer metal lines and enclosed by the low dielectric constant, fluorinated insulator. 6. An integrated circuit, comprising: at least one semiconductor device formed in a substrate; a number of multilayer metal lines connecting to a number of silicon devices in the substrate; a low dielectric constant, fluorinated silica containing insulator in a number of interstices between the number of multilayer metal lines and the substrate; wherein the low dielectric constant insulator includes a number of air gaps in the low dielectric constant material; wherein the low dielectric constant insulator includes a low dielectric constant insulator having a dielectric constant of less than 2. 7; and wherein the air gaps are disposed between the low dielectric constant material and sidewalls of at least some of the multilayer metal lines. 7. The integrated circuit of claim 6, wherein the low dielectric constant insulator includes a low dielectric constant organic silica film. 8. The integrated circuit of claim 6, wherein the number of multilayer metal lines includes a number of multilayer metal lines selected from the group consisting of Aluminum, Copper, Silver, and Gold. 9. The integrated circuit of claim 6, wherein the number of multilayer metal lines includes a first conductor bridge level. 10. An integrated circuit, comprising: at least one semiconductor device formed in a substrate; a number of multilayer metal lines connecting to a number of silicon devices in the substrate; a low dielectric constant insulator in a number of interstices between the number of multilayer metal lines and the substrate; wherein the low dielectric constant insulator includes a number of air gaps in the low dielectric constant material; and wherein the low dielectric constant insulator includes a film in which of a set of methyl groups and a fluorine group of atoms are as much as 43% and 9% respectively of that for a content of silicon atoms in the film. 11. The integrated circuit of claim 10, wherein the low dielectric constant insulator includes a low dielectric constant organic silica film. 12. The integrated circuit of claim 10, wherein the number of multilayer metal lines includes a number of multilayer metal lines selected from the group consisting of Aluminum, Copper, Silver, and Gold. 13. The integrated circuit of claim 10, wherein the number of multilayer metal lines includes a first conductor bridge level. 14. An integrated circuit, comprising: a substrate including one or more transistors; a number of multilayer Copper lines connecting to one or more of the transistors in the substrate; a low dielectric constant, fluorinated silica containing insulator in a number of interstices between the number of multilayer Copper lines and the substrate; wherein the low dielectric constant insulator includes a number of air gaps in the low dielectric constant material in the number of interstices; and wherein the air gaps are disposed between the low dielectric constant material and sidewalls of at least some of the multilayer metal lines. 15. The integrated circuit of claim 14, wherein the low dielectric constant insulator includes a low dielectric constant organic silica film. 16. An integrated circuit, comprising: a substrate including one or more transistors; a number of multilayer Copper lines connecting to one or more of the transistors in the substrate, wherein the number of multilayer Copper lines includes an interlayer connection; a low dielectric constant insulator in a number of interstices between the number of multilayer Copper lines and the substrate; wherein the low dielectric constant insulator includes a number of air gaps in the low dielectric constant material; wherein the low dielectric constant insulator includes a low dielectric constant insulator having a dielectric constant of less than 2. 7; wherein the interlayer connection is substantially surrounded by one of the number of air gaps, which is enclosed by the low dielectric constant insulator. 17. The integrated circuit of claim 16, wherein the low dielectric constant insulator includes a low dielectric constant organic silica film. 18. The integrated circuit of claim 16, wherein the number of multilayer metal lines includes a first conductor bridge level. 19. An integrated circuit, comprising: a substrate including one or more transistors; a number of multilayer Copper lines connecting to one or more of the transistors in the substrate; a low dielectric constant insulator in a number of interstices between the number of multilayer Copper lines and the substrate; wherein the low dielectric constant insulator includes a number of air gaps in the low dielectric constant material; and wherein the low dielectric constant insulator includes a film in which of a set of methyl groups and a fluorine group of atoms are as much as 43% and 9% respectively of that for a content of silicon atoms in the film. 20. The integrated circuit of claim 19, wherein the low dielectric constant insulator includes a low dielectric constant organic silica film. 21. The integrated circuit of claim 19, wherein the number of multilayer metal lines includes a first conductor bridge level. 22. An integrated circuit, comprising: at least one semiconductor device formed in a substrate; a number of multilayer metal lines connecting to a number of silicon devices in the substrate; a low dielectric constant insulator in a number of interstices between the number of multilayer metal lines and the substrate; wherein the low dielectric constant insulator includes a number of air gaps in the low dielectric constant material; and wherein the low dielectric constant insulator includes a film in which of a set of methyl groups and a fluorine group of atoms are as much as 43% and 9% respectively of that for a content of silicon atoms in the film and has a dielectric constant of less than 2.7. 23. The integrated circuit of claim 22, wherein the number of air gaps is respectively positioned directly below one of the number of multilayer metal lines. 24. An integrated circuit, comprising: at least one semiconductor device formed in a substrate; a first layer above the substrate including a first number of metal lines, wherein one of the first number of metal lines connects to the at least one semiconductor device; a second layer above the first layer including a second number of metal lines; an interlayer conductor line connecting the one of the first number of metal lines to one of the second number of metal lines; a low dielectric constant insulator material in between adjacent first number of metal lines and in between adjacent second number of metal lines; an air gap in the low dielectric constant material adjacent the interlayer conductor separate the low dielectric constant material from portions of the interlayer conductor and between the one of the first number of metal lines and the one of the second number of metal lines; and wherein the low dielectric constant material encloses the air gap. 25. The integrated circuit of claim 24, wherein the low dielectric constant insulator includes a low dielectric constant insulator having a dielectric constant of less than 2.7. 26. An integrated circuit, comprising: at least one semiconductor device formed in substrate; a first layer above the substrate including a first number of metal lines, wherein one of the first number of metal lines connects to the at least one semiconductor device; a second layer above the first layer including a second number of metal lines; an interlayer conductor line connecting the one of the first number of metal lines to one of the second number of metal lines; a low dielectric constant insulator material in between adjacent first number of metal lines and in between adjacent second number of metal lines; an air gap in the low dielectric constant material adjacent the interlayer conductor and between the one of the first number of metal lines and the one of the second number of metal lines; wherein the low dielectric constant material encloses the air gap; and wherein the low dielectric constant insulator includes a film in which of a set of methyl groups and a fluorine group of atoms are as much as 43% and 9% respectively of that of a content of silicon atoms in the film. 27. The integrated circuit of claim 26, wherein the interlayer conductor line intersects the air gap and is free of contact with the low dielectric constant material.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.