IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0317263
(2002-12-10)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
12 인용 특허 :
234 |
초록
Circuits and methods for providing versatile RAM for a programmable logic device are provided. These circuits and methods preferably allow signal lines that may be used to provide inputs for logic elements to be used instead for addressing memory blocks that form the versatile RAM.
대표청구항
▼
What is claimed is: 1. A programmable logic device having a versatile Random Access Memory (RAM), the device comprising: a logic array block comprising: a plurality of multiplexers that drive output signals from the logic array block onto a plurality of global routing lines, wherein a selected port
What is claimed is: 1. A programmable logic device having a versatile Random Access Memory (RAM), the device comprising: a logic array block comprising: a plurality of multiplexers that drive output signals from the logic array block onto a plurality of global routing lines, wherein a selected portion of the global routing lines are adapted for transmitting output signals from the logic array block into the RAM, wherein the RAM comprises a plurality of memory blocks, wherein each of the memory blocks is associated with a decoder, and wherein each decoder that detects a unique pattern on at least one of the selected portion of the global routing lines enables a tri-state-driver that drives the output of the memory block associated with the decoder onto the at least one global routing line; a logic element comprising a plurality of inputs; a plurality of signal lines that: in a first configuration of the programmable logic device, provide address signals that, at least in part, specify a location in the RAM, the location that is adapted to be either written to or read from; and in a second configuration of the programmable logic device, provide a plurality of input signals to the inputs of the logic element. 2. The device of claim 1, wherein, in a third configuration of the programmable logic device, the signal lines provide a plurality of address signals that, at least in part, specify a location in the RAM, the location that is adapted to be either written to or read from. 3. The device of claim 1, wherein, in a third configuration of the programmable logic device, the signal lines provide a plurality of address signals that, at least in part, specify a location in the RAM, the location that is adapted to be read from in order to provide input signals to the logic element. 4. The device of claim 1, wherein the RAM comprises outputs, the outputs that are adapted to provide a second plurality of input signals to the logic element. 5. The programmable logic device of claim 1, further comprising input multiplexers that provide signals to the signal lines. 6. The programmable logic device of claim 1, further comprising a routing resource, the routing resource comprising interconnects, multiplexers, and wiring in order to generate and transmit to the RAM: two multi-bit addresses; and two sets of control signals, the control signals for generating at least one of a clock signal, a clock enable signal, a write-enable signal, and a read-enable signal. 7. The programmable logic device of claim 1, further comprising a selected portion of the global routing lines for receiving output signals from the RAM. 8. The programmable logic device of claim 1, wherein the RAM is adapted to transmit output signals to one of a) the selected portion of the plurality of global lines and b) the logic element. 9. The programmable logic device of claim 8, wherein the logic element is located in the Logic Array Block adjacent to the RAM. 10. The programmable logic device of claim 8, when the RAM drives its output signals to the logic element, the input signals are transmitted to the RAM for use as data signals or address signals. 11. The programmable logic device of claim 1, further adapted to select whether a plurality of input signals to the RAM are received from the signal lines or from global routing lines. 12. The programmable logic device of claim 1, the logic array block further comprising a plurality of registers for registering the output signals before they are driven onto the plurality of global routing lines. 13. The programmable logic device of claim 1, the logic array block further comprising a plurality of registers for registering the output signals before they are driven onto a general interconnect. 14. The programmable logic device of claim 1, wherein the multiplexers are adapted to drive the output signals onto a selected portion of the plurality of global routing lines. 15. The programmable logic device of claim 1, further comprising global address lines and a selected portion of the global address lines that enable which memory block receives an input data signal. 16. The programmable logic device of claim 1 further comprising a global control signal and wherein the global control signal enables the simultaneous writing of data into each of the plurality of memory blocks. 17. The programmable logic device of claim 1, further comprising a plurality of global data lines, a selected portion of the global data lines for receiving output signals from the logic element, wherein each memory block decoder that detects a unique pattern on at least one of the selected portion of the global data lines enables a tri-state-driver that drives the output of the logic element associated with the decoder onto the at least one global data line. 18. The programmable logic device of claim 1, the RAM comprising a plurality of outputs that are coupled to feed the logic element. 19. The programmable logic device of claim 18, the logic element being programmed to perform a logical or arithmetic function on signals received from the RAM. 20. The programmable logic device of claim 18, the logic element being programmed to perform a logical or arithmetic function on signals received from a global interconnect the RAM. 21. A programmable logic device having a versatile Random Access Memory (RAM), the device comprising: a plurality of multiplexers that drive output signals from the RAM onto a plurality of global routing lines, wherein a selected portion of the global routing lines are adapted for transmitting output signals from the logic array block into the RAM, wherein the RAM comprises a plurality of memory blocks, wherein each of the memory blocks is associated with a decoder, and wherein each decoder that detects a unique pattern on at least one of the selected portion of the global routing lines enables a tri-state-driver that drives the output of the memory block associated with the decoder onto the at least one global routing line; a logic element comprising a plurality of inputs; and a plurality of signal lines that: in a first configuration of the programmable logic device, provide data signals that, at least in part, provide data for writing to or reading from a location in the RAM; and in a second configuration of the programmable logic device, provide a plurality of input signals to the inputs of the logic element. 22. A programmable logic device having a versatile Random Access Memory (RAM), the device comprising: a plurality of multiplexers that drive output signals from the RAM onto a plurality of global routing lines, wherein a selected portion of the global routing lines are adapted for transmitting output signals from the logic array block into the RAM, wherein the RAM comprises a plurality of memory blocks, wherein each of the memory blocks is associated with a decoder, and wherein each decoder that detects a unique pattern on at least one of the selected portion of the global routing lines enables a tri-state-driver that drives the output of the memory block associated with the decoder onto the at least one global routing line; a logic element comprising a plurality of inputs; and a plurality of signal lines that: in a first configuration of the programmable logic device, provide control signals that, at least in part, provide at least one of the Clock signal, Clock enable signal, Write-enable signal and Read-enable signal associated with the RAM, the location that is adapted to be either written to or read from; and in a second configuration of the programmable logic device, provide a plurality of input signals to the inputs of the logic element. 23. A programmable logic device having a versatile Random Access Memory (RAM), the device comprising: a plurality of logic array blocks, each of the logic array blocks comprising a plurality of logic elements and a plurality of multiplexers that drive output signals from the logic array block onto a plurality of global routing lines, wherein a selected portion of the global routing lines are adapted for transmitting output signals from the logic array block into the RAM, wherein the RAM comprises a plurality of memory blocks, wherein each of the memory blocks is associated with a decoder, and wherein each decoder that detects a unique pattern on at least one of the selected portion of the global routing lines enables a tri-state-driver that drives the output of the memory block associated with the decoder onto the at least one global routing line; and an embedded array block logic array block (EAB LAB), wherein the EAB LAB is adapted to receive a plurality of signals from a general interconnect, register at least a portion of the plurality of signals drive at least a portion of the plurality of signals via global signal lines to one of the RAM and the plurality of logic array blocks. 24. A programmable logic device having a versatile Random Access Memory (RAM), the device comprising: a plurality of logic array blocks, each of the logic array blocks comprising a plurality of logic elements and a plurality of multiplexers, wherein a selected portion of the global routing lines are adapted for transmitting output signals from the logic array block into the RAM, wherein the RAM comprises a plurality of memory blocks, wherein each of the memory blocks is associated with a decoder, and wherein each decoder that detects a unique pattern on at least one of the selected portion of the global routing lines enables a tri-state-driver that drives the output of the memory block associated with the decoder onto the at least one global routing line; and an embedded array block output logic array block (EAB Output LAB), wherein the EAB Output LAB is adapted to receive a plurality of signals from global lines, register at least a portion of the plurality of signals and drive via the multiplexers at least a portion of the plurality of signals onto a general interconnect. 25. A programmable logic device having a versatile Random Access Memory (RAM), the device comprising: a logic array block comprising: a plurality of multiplexers that drive output signals from the logic array block onto a plurality of global lines, wherein a selected portion of the global routing lines are adapted for transmitting output signals from the logic array block into the RAM, wherein the RAM comprises a plurality of memory blocks, wherein each of the memory blocks is associated with a decoder, and wherein each decoder that detects a unique pattern on at least one of the selected portion of the global routing lines enables a tri-state-driver that drives the output of the memory block associated with the decoder onto the at least one global routing line; a logic element comprising a plurality of inputs; and a plurality of signal lines that: in a first configuration of the programmable logic device, provide address signals or data signals to the RAM based on signals taken from the global lines; in a second configuration of the programmable logic device, provide address signals or data signals to the RAM based on signals taken from the local interconnect; and wherein the RAM determines whether the programmable logic device is in the first configuration or second configuration. 26. A programmable logic device including a plurality of logic blocks, each of the blocks including a plurality of logic elements, a plurality of multiplexers, each of the multiplexers driving output signals from the logic blocks onto a plurality of global routing lines, wherein a selected portion of the global routing lines are adapted for transmitting output signals from the logic array block into the RAM, and distributed memory blocks each of the memory blocks associated with a logic block, the programmable logic device comprising: a versatile addressing circuit wherein: in a first configuration of the programmable logic device, the versatile addressing circuit provides input signals to the logic elements; in a second configuration of the programmable logic device, the versatile addressing circuit provides addressing signals that may be used to identify addresses in the memory blocks, the addresses that may be either written to or read from; and wherein the RAM comprises a plurality of memory blocks, wherein each of the memory blocks is associated with a decoder, and wherein each decoder that detects a unique pattern on at least one of the selected portion of the global routing lines enables a tri-state-driver that drives the output of the memory block associated with the decoder onto the at least one global routing line. 27. A programmable logic device comprising: Random Access Memory (RAM) including memory block portions; a plurality of multiplexers that drive output signals from the memory block portions onto a plurality of segmented global data lines, each of the segments corresponding to a memory block portion, the plurality of segments for transmitting data inputs to and from the memory block portions wherein a first memory block portion receives first data signals from a corresponding segment of the segmented global data lines, each of the memory block portions being associated with a decoder, and wherein each decoder that detects a unique pattern on at least one of the segmented global data lines enables a tri-state-driver that drives the output of a logic element associated with the decoder onto the at least one segmented global data line; and in a first configuration of the programmable logic device, the first memory block portion transmits the first data signals received to the segment of the segmented global data lines that corresponds to a second memory block; and in a second configuration of the programmable logic device, the first memory block reads data based on the first data signals and transmits second data signals to the second memory block via the segmented global data lines.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.