$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Versatile RAM for programmable logic device 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-012/00
출원번호 US-0317263 (2002-12-10)
발명자 / 주소
  • Pedersen,Bruce B
출원인 / 주소
  • Altera Corporation
대리인 / 주소
    Fish &
인용정보 피인용 횟수 : 12  인용 특허 : 234

초록

Circuits and methods for providing versatile RAM for a programmable logic device are provided. These circuits and methods preferably allow signal lines that may be used to provide inputs for logic elements to be used instead for addressing memory blocks that form the versatile RAM.

대표청구항

What is claimed is: 1. A programmable logic device having a versatile Random Access Memory (RAM), the device comprising: a logic array block comprising: a plurality of multiplexers that drive output signals from the logic array block onto a plurality of global routing lines, wherein a selected port

이 특허에 인용된 특허 (234)

  1. Wright Adam, Apparatus and method for generating configuration and test files for programmable logic devices.
  2. Steele Randy C. (Folsom CA) Allen Mike (Rescue CA), Apparatus and method for selecting polarity and output type in a programmable logic device.
  3. Sung Chiakang (Milpitas CA) Chang Wanli (Saratoga CA) Huang Joseph (San Jose CA), Apparatus for serial reading and writing of random access memory arrays.
  4. Sung Chiakang ; Chang Wanli ; Huang Joseph, Apparatus for serial reading and writing of random access memory arrays.
  5. Tsui Cyrus Y. ; Shankar Kapil ; Chan Albert L., Application specific modules in a programmable logic device.
  6. Yoneda Masato,JPX ; Sasama Hiroshi,JPX, Associative memory to retrieve a plurality of words.
  7. New Bernard J., Asynchronous, dual-port, RAM-based FIFO with bi-directional address synchronization.
  8. Goetting F. Erich ; Bauer Trevor J., Block RAM with reset.
  9. Pang Raymond C. ; Young Steven P. ; Bauer Trevor J., Block RAM with reset to user selected value.
  10. Zagar Paul S. (Boise ID), CMOS logic cell for high-speed, zero-power programmable array logic devices.
  11. Steele Randy C. (Southlake TX), Circuit block for programmable logic devices, configurable as a user-writable memory or a logic circuit.
  12. Pedersen Bruce B. (San Jose CA), Circuit for reducing ground bounce.
  13. Freeman Ross H. (San Jose CA) Hsieh Hung-Cheng (Sunnyvale CA), Circuit for selecting a bit in a look-up table.
  14. Cliff Richard G., Coarse-grained look-up table architecture.
  15. Scott David B. (Plano TX) Van Tran Hiep (Carrollton TX), Combination DRAM and SRAM memory array.
  16. New Bernard J., Composable memory array for a programmable logic device and method for implementing same.
  17. New Bernard J., Composable memory array for a programmable logic device and method implementing same.
  18. Halverson ; Jr. Richard P. (Honolulu HI) Lew Art Y. (Honolulu HI), Computer system and method using functional memory.
  19. Freeman ; deceased Ross H. (late of San Jose CA by Dennis Hersey ; executor), Configurable electrical circuit having configurable logic elements and configurable interconnects.
  20. Freeman Ross H. (San Jose CA), Configurable electrical circuit having configurable logic elements and configurable interconnects.
  21. Carter William S. (Santa Clara CA), Configurable logic element.
  22. Andy L. Lee ; Christopher F. Lane ; Srinivas T. Reddy ; Brian D. Johnson ; Ketan H. Zaveri ; Mario Guzman ; Quyen Doan, Configurable memory structures in a programmable logic device.
  23. Popli Sanjay (Sunnyvale CA) Pickett Scott (Los Gatos CA) Hawley David (Belmont CA) Moni Shankar (Santa Clara CA) Camarota Rafael C. (San Jose CA), Configuration features in a configurable logic array.
  24. Trimberger Stephen M. (San Jose CA) Carberry Richard A. (Los Gatos CA) Johnson Robert A. (San Jose CA) Wong Jennifer (Fremont CA), Configuration modes for a time multiplexed programmable logic device.
  25. Machida Hirohisa (Hyogo JPX), Content addressable memory cell and content addressable memory circuit for implementing a least recently used algorithm.
  26. Francis B. Heile, Content addressable memory encoded outputs.
  27. Johnson Robert Anders ; Carberry Richard A. ; Roberts Scott K., Delay control circuit using dynamic latches.
  28. Freeman Ross H. (San Jose CA) Hsieh Hung-Cheng (Sunnyvale CA), Distributed memory architecture for a configurable logic array and method for using distributed memory.
  29. Freeman Ross H. (San Jose CA) Hsieh Hung-Cheng (Sunnyvale CA), Distributed memory architecture for a configurable logic array and method for using distribution memory.
  30. Agrawal Om P. ; Chang Herman M. ; Sharpe-Geisler Bradley A. ; Nguyen Bai, Dual port SRAM memory for run time use in FPGA integrated circuits.
  31. House Charles E. (Redondo Beach CA), Dual port memory controller.
  32. Kass William J. (Easley SC) Hilley Michael R. (Belton SC), Dual port memory system.
  33. Lee David C. (San Diego CA) Easley Jeffery L. (Carlsbad CA) Malik Ashgar K. (Escondido CA), Dual ported content addressable memory cell and array.
  34. Reddy Srinivas T. ; Lane Christopher F. ; Mejia Manuel ; Cliff Richard G. ; Veenstra Kerry, Dual-port programmable logic device variable depth and width memory array.
  35. Yamagata Tadato (Hyogo JPX) Mihara Masaaki (Hyogo JPX) Hamamoto Takeshi (Hyogo JPX) Ozaki Hideyuki (Hyogo JPX), Dynamic content addressable memory device and a method of operating thereof.
  36. Yumitori Fuminori (Kawasaki JPX) Fujii Yasuhiro (Kawasaki JPX), Dynamic random access memory having sense amplifier control circuit supplied with external sense amplifier activating si.
  37. Yoshimoto Masahiko (Hyogo JPX) Matsumura Tetsuya (Hyogo JPX), Dynamic semiconductor memory device formed by 2-transistor cells.
  38. Yoshimoto Masahiko (Hyogo JPX) Matsumura Tetsuya (Hyogo JPX), Dynamic semiconductor memory with block decoding.
  39. Chiang David (Saratoga CA), EPLD chip with hybrid architecture optimized for both speed and flexibility.
  40. Veenstra Kerry S., Embedded memory block with FIFO mode for programmable logic device.
  41. Veenstra Kerry S., Embedded memory block with FIFO mode for programmable logic device.
  42. Kean Thomas A.,GB6, Embedded memory for field programmable gate array.
  43. Plants William C. ; Joseph James Dean ; Bell Antony G., Embedded static random access memory for field programmable gate array.
  44. Bauer Trevor J. ; Newgard Bruce A. ; Allaire William E. ; Young Steven P., FIFO in FPGA having logic elements that include cascadable shift registers.
  45. Alfke Peter H., FIFO memory system determining full empty using predetermined address segments and method for controlling same.
  46. Young Steven P., FPGA Architecture using multiplexers that incorporate a logic gate.
  47. Young Steven P., FPGA architecture having RAM blocks with programmable word length and width and dedicated address and data lines.
  48. Bauer Trevor J. ; Young Steven P., FPGA architecture with deep look-up table RAMs.
  49. Bauer Trevor J. ; Young Steven P., FPGA architecture with dual-port deep look-up table RAMS.
  50. Wittig Ralph D. ; Mohan Sundararajarao ; Carberry Richard A., FPGA configurable logic block with multi-purpose logic/memory circuit.
  51. Wittig Ralph D. ; Mohan Sundararajarao ; Carberry Richard A., FPGA configurable logic block with multi-purpose logic/memory circuit.
  52. Wittig Ralph D. ; Mohan Sundararajarao ; Carberry Richard A., FPGA configurable logic block with multi-purpose logic/memory circuit.
  53. Alfke Peter H., FPGA control structure for self-reconfiguration.
  54. Sample Stephen P. ; Butts Michael R. ; Norman Kevin A. ; Patel Rakesh H. ; Chen Chao Chiang, FPGA with on-chip multiport memory.
  55. Cooke Laurence H. (San Jose CA) Marple David (Palo Alto CA), Field programmable gate array.
  56. Steele Randy Charles ; Chinnow ; Jr. Duane H., Field programmable gate array with high speed SRAM based configurable function block configurable as high performance l.
  57. Steele Randy Charles ; Chinnow ; Jr. Duane H., Field programmable gate array with high speed SRAM based configurable function block configurable as high performance logic or block of SRAM.
  58. Ngai Kai-Kit (Allentown PA) Singh Satwant (Macungie PA), Field programmable gate array with multi-port RAM.
  59. Duncan Robert G. (Castroville CA), Field programmable pipeline array.
  60. Malhi Satwinder (Garland TX), Field reconfigurable logic/memory array.
  61. Alfke Peter H., Fifo memory system and method for controlling.
  62. Ichige Hiroshi (Kodaira JPX) Kono Junichi (Kodaira JPX) Okochi Toshio (Ohme JPX), First-in first-out semiconductor memory device.
  63. McGowan John E. ; Plants William C. ; Landry Joel D. ; Kaptanoglu Sinan ; Miller Warren K., Flexible, high-performance static RAM architecture for field-programmable gate arrays.
  64. Tyson,James M., Functional pre-configuration of a programmable logic device.
  65. Chang Wanli ; Jefferson David, High speed programmable address decoder.
  66. Steele Randy C. (Folsom CA) Vireday Richard P. (Cameron Park CA), High-speed comparator logic for wide compares in programmable logic devices.
  67. Snider Gregory S. (Mountain View CA), IC which can be used as a programmable logic cell array or as a register file.
  68. McClure David C. ; Youssef Tom, Initialization for fuse control.
  69. Kohketsu Takashi (Kasugai JPX) Seki Teruo (Kasugai JPX), Initialization setting circuit and semiconductor memory device using the same.
  70. Steele Randy C. (Southlake TX), Input row drivers for programmable logic devices.
  71. Freeman Ross H. (San Jose CA), Integrated circuit programmable cross-point connection technique.
  72. Oh Jong H. (Kyungki KRX), Latching circuit for sense amplifier in a DRAM and DRAM utilizing the latching circuit.
  73. Osann ; Jr. Robert (4620 Corrida Cir. San Jose CA 95129), Logic analyzer for high channel count applications.
  74. Steele Randy C. (Southlake TX), Logic block for programmable logic devices.
  75. Freidin Philip M. (Sunnyvale CA), Logic block with look-up table for configuration and memory.
  76. New Bernard J. (Los Gatos CA), Logic structure and circuit for fast carry.
  77. Cliff Richard G. (Santa Clara CA) Cope L. Todd (San Jose CA) Veenstra Kerry (Concord CA) Pedersen Bruce B. (Santa Clara CA), Look up table implementation of fast carry for adders and counters.
  78. Bauer Trevor J., Lookup tables which double as shift registers.
  79. Javanifard Jahanshir J. (Sacramento CA), Low power pulse generator for smart voltage flash eeprom.
  80. Patel Rakesh H. (Santa Clara CA), Macrocell with flexible product term allocation.
  81. Wittig Ralph D. ; Mohan Sundararajarao ; Carberry Richard A., Memory array with hard and soft decoders.
  82. Rangasayee Krishna ; Bielby Robert N., Memory cells configurable as CAM or RAM in programmable logic devices.
  83. Rangasayee Krishna ; Bielby Robert N., Memory cells configurable as CAM or RAM in programmable logic devices.
  84. Tony Ngai ; Nitin Prasad ; Thungoc Tran, Memory circuitry for programmable logic integrated circuit devices.
  85. Stansfield Anthony I. (Bristol GBX), Memory device that functions as a content addressable memory or a random access memory.
  86. Houston Theodore W. (Richardson TX), Memory having selected state on power-up.
  87. Jones Christopher W., Memory in a programmable logic device.
  88. Neal Joseph H. (Missouri City TX) Poteet Kenneth A. (Houston TX), Memory module arranged for data and parity bits.
  89. Denis Bernard (Mennecy FRX) Omet Dominique (Evry FRX), Memory using conventional cells to perform a ram or an associative memory function.
  90. Threewitt Norman B. (Colorado Springs CO), Memory with CAM and RAM partitions.
  91. Garde Douglas (Dover MA), Method and apparatus for accessing variable length words in a memory array.
  92. Liu Dick L. (Saratoga CA) Li Jeong-Tyng (Cupertino CA) Huang Thomas B. (San Jose CA) Choi Kenneth S. K. (San Jose CA), Method and apparatus for debugging reconfigurable emulation systems.
  93. Kiuchi Akihiro (Tenri JPX) Tanaka Shinichi (Kashihara JPX), Method and apparatus for producing n-bit outputs from an m-bit microcomputer.
  94. Mason Martin T. ; Evans Scott C. ; Aranake Sandeep S., Method and system for configuring an array of logic devices.
  95. Baier, Heinz, Method and system for programming FPGAs on PC-cards without additional hardware.
  96. Kruse Neils A. (Cary IL), Method for in-circuit programming of a field-programmable gate array configuration memory.
  97. Spaderna Dieter W. (Aloha OR) Miller Jeffrey L. (Vancouver WA), Method of operating data buffer apparatus.
  98. Trimberger Stephen M. ; Carberry Richard A. ; Johnson Robert Anders ; Wong Jennifer, Method of time multiplexing a programmable logic device.
  99. Cliff Richard G. (Santa Clara CA), Methods and apparatus for programming cellular programmable logic integrated circuits.
  100. Carter William S. (Santa Clara CA), Microprocessor oriented configurable logic element.
  101. Huang Thomas B. (San Jose CA), Multi-port memory emulation using tag registers.
  102. Chung Shine (San Jose CA) Emerson Paul G. (San Jose CA), Multi-ported data storage device with improved cell stability.
  103. Srinivas T. Reddy ; Brian D. Johnson ; Christopher F. Lane ; Ketan H. Zaveri, Multifunction memory array in a programmable logic device.
  104. Nance Scott S. ; Sheppard Douglas P. ; Sawyer Nicholas J.,GB2, Multiport RAM with programmable data port configuration.
  105. Nagel Klaus (Munich DEX), Multiprocessor memory system employing data transfer system.
  106. Nakayama Takeshi (Hyogo JPX) Kobayashi Kazuo (Hyogo JPX) Terada Yasushi (Hyogo JPX), Nonvolatile semiconductor memory device and a writing method therefor.
  107. Kou James ; Koo Juliana, PCMCIA card dynamically configured in first mode to program FPGA controlling application specific circuit and in secon.
  108. Hoel Jeffrey H. (Los Altos CA) Martinez Eduardo D. (Mountain View CA) Valdes Jacobo (Palo Alto CA), Patchification system.
  109. Taylor Brad (Oakland CA), Pld connector for module having configuration of either first PLD or second PLD and reconfigurable bus for communication.
  110. Rawlins John R. (Wallkill NY) Rivadeneira Carlos G. (Wappingers Falls NY), Power down circuit for testing memory arrays.
  111. Raad George B. ; Casper Stephen L., Power-up circuit responsive to supply voltage transients.
  112. Chan Andrew K. (Palo Alto CA) Birkner John M. (Portola Valley CA) Chua Hua-Thye (Los Altos Hills CA), Programmable application specific integrated circuit and logic cell therefor.
  113. Agrawal Om P. (San Jose CA) Wright Michael J. (Menlo Park CA) Shen Ju (San Jose CA), Programmable gate array with improved interconnect structure.
  114. Agrawal Om P. (San Jose CA) Wright Michael J. (Menlo Park CA) Shen Ju (San Jose CA), Programmable gate array with improved interconnect structure, input/output structure and configurable logic block.
  115. Veenstra Kerry ; Heile Francis B., Programmable logic architecture incorporating a content addressable embedded array block.
  116. Cliff Richard G. ; Cope L. Todd ; Veenstra Kerry ; Pedersen Bruce B., Programmable logic array circuits comprising look up table implementation of fast carry adders and counters.
  117. Hartmann Robert F. (San Jose CA) Chan Yiu-Fai (Saratoga CA) Frankovich Robert (Cupertino CA) Ou Jung-Hsing (Sunnyvale CA), Programmable logic array device using EPROM technology.
  118. Hartmann Robert F. (San Jose CA) Wong Sau-Ching (Hillsborough CA) Chan Yiu-Fai (Saratoga CA) Ou Jung-Hsing (Sunnyvale CA), Programmable logic array device using EPROM technology.
  119. Hartmann Robert F. (San Jose CA) Wong Sau-Ching (Hillsborough CA) Chan Yiu-Fai (Saratoga CA) Ou Jung-Hsing (Sunnyvale CA), Programmable logic array device using EPROM technology.
  120. Francis B. Heile, Programmable logic array device with random access memory configurable as product terms.
  121. Heile Francis B., Programmable logic array device with random access memory configurable as product terms.
  122. Heile Francis B., Programmable logic array device with random access memory configurable as product terms.
  123. McClintock Cameron (Mountain View CA) Leong William (San Francisco CA) Cliff Richard G. (Milpitas CA) Ahanin Bahram (Cupertino CA), Programmable logic array devices with interconnect lines of various lengths.
  124. Kondou Harufusa (Hyogo JPX) Kuranaga Hiroshi (Hyogo JPX), Programmable logic array having a changeable logic structure.
  125. Cliff Richard G. (Santa Clara CA) Ahanin Bahram (Cupertino CA) Lytle Craig S. (Palo Alto CA) Heile Francis B. (Santa Clara CA) Pedersen Bruce B. (Santa Clara CA) Veenstra Kerry (San Jose CA), Programmable logic array having local and long distance conductors.
  126. Cliff Richard G. (Milpitas CA) Reddy Srinivas T. (Santa Clara CA) Raman Rina (Fremont CA) Cope L. Todd (San Jose CA) Huang Joseph (San Jose CA) Pedersen Bruce B. (San Jose CA), Programmable logic array integrated circuit devices.
  127. Cliff Richard G. ; Heile Francis B. ; Huang Joseph ; Lane Christopher F. ; Lee Fung Fung ; McClintock Cameron ; Mendel David W. ; Ngo Ninh D. ; Pedersen Bruce B. ; Reddy Srinivas T. ; Sung Chiakang ;, Programmable logic array integrated circuit devices with interleaved logic array blocks.
  128. Lytle Craig S. (Mountain View CA) Faria Donald F. (San Jose CA), Programmable logic array integrated circuit incorporating a first-in first-out memory.
  129. Lytle Craig S. ; Faria Donald F., Programmable logic array integrated circuit incorporating a first-in first-out memory.
  130. Lytle Craig S. ; Faria Donald F., Programmable logic array integrated circuit incorporating a first-in first-out memory.
  131. Lytle Craig S. ; Faria Donald F., Programmable logic array integrated circuit incorporating a first-in first-out memory.
  132. Zaveri Ketan ; Cliff Richard ; Reddy Srinivas, Programmable logic array integrated circuit with distributed random access memory array.
  133. Craig S. Lytle ; Donald F. Faria, Programmable logic array integrated circuit with general-purpose memory configurable as a random access or FIFO memory.
  134. Lytle Craig S. (Mountain View CA) Faria Donald F. (San Jose CA), Programmable logic array integrated circuit with general-purpose memory configurable as a random access or FIFO memory.
  135. Lytle Craig S. ; Faria Donald F., Programmable logic array integrated circuit with general-purpose memory configurable as a random access or FIFO memory.
  136. Cliff Richard G. (Milpitas CA) Cope L. Todd (San Jose CA) McClintock Cameron R. (Mountain View CA) Leong William (San Francisco CA) Watson James A. (Santa Clara CA) Huang Joseph (San Jose CA) Ahanin , Programmable logic array integrated circuits.
  137. Cliff Richard G. (Milpitas CA) Cope L. Todd (San Jose CA) McClintock Cameron R. (Mountain View CA) Leong William (San Fransisco CA) Watson James A. (Santa Clara CA) Huang Joseph (San Jose CA) Ahanin , Programmable logic array integrated circuits.
  138. Cliff Richard G. ; Cope L. Todd ; Mc Clintock Cameron R. ; Leong William ; Watson James A. ; Huang Joseph ; Ahanin Bahram, Programmable logic array integrated circuits.
  139. Cliff Richard G. ; Cope L. Todd ; Mc Clintock Cameron R. ; Leong William ; Watson James A. ; Huang Joseph ; Ahanin Bahram, Programmable logic array integrated circuits.
  140. Cliff Richard G. ; Cope L. Todd ; Mc Clintock Cameron R. ; Leong William ; Watson James A. ; Huang Joseph ; Ahanin Bahram, Programmable logic array integrated circuits.
  141. Cliff Richard G. ; Cope L. Todd ; Mc Clintock Cameron R. ; Leong William ; Watson James A. ; Huang Joseph ; Ahanin Bahram, Programmable logic array integrated circuits.
  142. Cliff Richard G. ; Cope L. Todd ; Mc Clintock Cameron R. ; Leong William ; Watson James A. ; Huang Joseph ; Ahanin Bahram, Programmable logic array integrated circuits.
  143. Cliff Richard G. ; Cope L. Todd ; McClintock Cameron ; Leong William ; Watson James Allen ; Huang Joseph ; Ahanin Bahram ; Sung Chiakang ; Chang Wanli, Programmable logic array integrated circuits.
  144. Cliff Richard G. ; Cope L. Todd ; McClintock Cameron R. ; Leong William ; Watson James A. ; Huang Joseph ; Ahanin Bahram, Programmable logic array integrated circuits.
  145. Cliff Richard G. ; Cope L. Todd ; McClintock Cameron R. ; Leong William ; Watson James A. ; Huang Joseph ; Ahanin Bahram, Programmable logic array integrated circuits.
  146. Cliff Richard G. ; Cope L. Todd ; McClintock Cameron R. ; Leong William ; Watson James A. ; Huang Joseph ; Ahanin Bahram, Programmable logic array integrated circuits.
  147. Cliff Richard G. ; Cope L. Todd ; McClintock Cameron R. ; Leong William ; Watson James A. ; Huang Joseph ; Ahanin Bahram, Programmable logic array integrated circuits.
  148. Lee Fung Fung ; Cliff Richard G. ; Cope L. Todd,MYX ; McClintock Cameron R. ; Leong William ; Watson James A. ; Huang Joseph ; Ahanin Bahram, Programmable logic array integrated circuits.
  149. Pedersen Bruce B. (San Jose CA) Cliff Richard G. (Milpitas CA) Ahanin Bahram (Cupertino CA) Lytle Craig S. (Mountain View CA) Heile Francis B. (Santa Clara CA) Veenstra Kerry S. (San Jose CA), Programmable logic array integrated circuits.
  150. Cliff Richard G. (Milpitas CA) McClintock Cameron (Mountain View CA) Leong William (San Francisco CA), Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks.
  151. Cliff Richard G. (Milpitas CA) Ahanin Bahram (Cupertino CA), Programmable logic array integrated circuits with cascade connections between logic modules.
  152. Leong William (San Francisco CA) McClintock Cameron (Mountain View CA) Cliff Richard G. (Milpitas CA), Programmable logic array integrated circuits with interconnection conductors of overlapping extent.
  153. McClintock Cameron (Mountain View CA) Cliff Richard G. (Milpitas CA) Leong William (San Francisco CA), Programmable logic array integrated circuits with segmented, selectively connectable, long interconnection conductors.
  154. Kaplinsky Cecil H. (Palo Alto CA), Programmable logic device.
  155. Keida Hisaya (Chiba JPX), Programmable logic device.
  156. Sasaki Paul T., Programmable logic device.
  157. Jefferson David E. ; McClintock Cameron ; Schleicher James ; Lee Andy L. ; Mejia Manuel ; Pedersen Bruce B. ; Lane Christopher F. ; Cliff Richard G. ; Reddy Srinivas T., Programmable logic device architecture with super-regions having logic regions and a memory region.
  158. Pedersen Bruce B. ; Shumarayev Sergey ; Huang Wei-Jen ; Chan Vinson ; Brown Stephen,CAX ; Ngai Tony ; Park James, Programmable logic device configured to accommodate multiplication.
  159. New Bernard J., Programmable logic device having a composable memory array overlaying a CLB array.
  160. Tony K. Ngai ; Rakesh H. Patel ; Srinivas T. Reddy ; Richard G. Cliff, Programmable logic device having embedded dual-port random access memory configurable as single-port memory.
  161. Patel Rakesh H. (Santa Clara CA) Turner John E. (Santa Cruz CA) Wong Myron W. (San Jose CA), Programmable logic device having multiplexers and demultiplexers randomly connected to global conductors for interconnec.
  162. Rangasayee Krishna, Programmable logic device incorporating function blocks operable as wide-shallow RAM.
  163. Rangasayee Krishna, Programmable logic device incorporating function blocks operable as wide-shallow RAM.
  164. Reddy Srinivas T. ; Lane Christopher F. ; Mejia Manuel, Programmable logic device memory array circuit having combinable single-port memory arrays.
  165. Reddy Srinivas T. ; Lane Christopher F. ; Mejia Manuel, Programmable logic device memory array circuit having combinable single-port memory arrays.
  166. Jefferson David E. ; Pedersen Bruce B., Programmable logic device memory cell circuit.
  167. Ong Randy T. (Cupertino CA), Programmable logic device which stores more than one configuration and means for switching configurations.
  168. Wong Sau-Ching (Hillsborough CA) So Hock-Chuen (Milpitas CA) Kopec ; Jr. Stanley J. (San Jose CA) Hartmann Robert F. (San Jose CA), Programmable logic device with array blocks connected via programmable interconnect.
  169. Wong Sau-Ching (Hillsborough CA) So Hock-Chuen (Milpitas CA) Kopec ; Jr. Stanley J. (San Jose CA) Hartmann Robert F. (San Jose CA), Programmable logic device with array blocks with programmable clocking.
  170. Shibata Keiji (Chiba JPX), Programmable logic device with circuit portions common to both configuration and use circuits.
  171. Lane Christopher F., Programmable logic device with expandable-width memory regions.
  172. Lane Christopher F., Programmable logic device with expandable-width memory regions.
  173. Stansfield Anthony I. (Hotwells GBX), Programmable logic device with memory that can store routing data of logic data.
  174. Sample Stephen P. ; Butts Michael R. ; Norman Kevin A. ; Patel Rakesh H. ; Chen Chao Chiang, Programmable logic device with multi-port memory.
  175. Sample Stephen P. ; Butts Michael R. ; Norman Kevin A. ; Patel Rakesh H. ; Chen Chao Chiang, Programmable logic device with multi-port memory.
  176. Sample Stephen P. ; Butts Michael R. ; Norman Kevin A. ; Patel Rakesh H. ; Chen Chao Chiang, Programmable logic device with multi-port memory.
  177. Agrawal Om (San Jose CA) Shankar Kapil (San Jose CA), Programmable logic device with subroutine stack and random access memory.
  178. Lee Fung Fung, Programmable logic device with two dimensional memory addressing.
  179. Francis B. Heile, Programmable logic devices with improved content addressable memory capabilities.
  180. Heile Francis B., Programmable logic devices with improved content addressable memory capabilities.
  181. So Hock-Chuen (Milpitas CA) Wong Sau-Ching (Hillsborough CA), Programmable logic devices with spare circuits for use in replacing defective circuits.
  182. Pedersen Bruce B. (Santa Clara CA) Cliff Richard G. (Santa Clara CA) Ahanin Bahram (Cupertino CA) Lytle Craig S. (Palo Alto CA) Heile Francis B. (Santa Clara CA) Veenstra Kerry S. (Concord CA), Programmable logic element interconnections for programmable logic array integrated circuits.
  183. Steele Randy C. (Folsom CA), Programmable logic having selectable output states for initialization and resets asynchronously using control bit associ.
  184. Pedersen Bruce B., Programmable logic integrated circuits with partitioned logic element using shared lab-wide signals.
  185. Veenstra Kerry S. (Concord CA), Programmable logic storage element for programmable logic devices.
  186. Hartmann Robert F. (San Jose CA) Chan Yiu-Fai (Saratoga CA) Frankovich Robert J. (Cupertino CA) Ou Jung-Hsing (Sunnyvale CA) So Hock C. (Milpitas CA) Wong Sau-Ching (Hillsborough CA), Programmable macrocell using eprom or eeprom transistors for architecture control in programmable logic circuits.
  187. Kelem Steven H., Programmable shift register.
  188. Steele Randy C. (Scottsdale AZ) Raad Safoin A. (Scottsdale AZ), Programmable summing functions for programmable logic devices.
  189. Kean Thomas A.,GBX, Programmable switch for FPGA input/output signals.
  190. Sung Chiakang ; Huang Joseph ; Chang Wanli, Programming and verification address generation for random access memory blocks in programmable logic array integrated c.
  191. Sung Chiakang ; Chang Wanli ; Huang Joseph ; Cliff Richard G. ; Cope L. Todd ; Leong ; deceased William ; Leong ; legal representative by Louis, Programming and verification address generation for random access memory blocks in programmable logic array integrated circuit devices.
  192. Goetting Erich (19882 Portal Pl. Cupertino CA 95014), Programming circuit for programmable logic array I/O cell.
  193. Johnson Robert Anders ; Carberry Richard A. ; Roberts Scott K., RAM with synchronous write port using dynamic latches.
  194. Watson James (Santa Clara CA), Ram convertible look-up table based macrocell for PLDs.
  195. Sung Chiakang (Milpitas CA) Chang Wanli (Saratoga CA) Huang Joseph (San Jose CA) Cliff Richard G. (Milpitas CA), Random access memory block circuitry for programmable logic array integrated circuit devices.
  196. New Bernard J. ; Johnson Robert Anders ; Wittig Ralph ; Mohan Sundarajarao, Rapidly reconfigurable FPGA having a multiple region architecture with reconfiguration caches useable as data RAM.
  197. Madurawe Raminda (Sunnyvale CA), Reconfigurable programmable logic device.
  198. Pedersen Bruce B. (Santa Clara CA), Registered logic macrocell with product term allocation and adjacent product term stealing.
  199. Pedersen Bruce B. (Santa Clara CA), Registered logic macrocell with product term allocation and adjacent product term stealing.
  200. Jang Hyun S. (Kyoungki-do KRX), Reprogrammable programmable logic array.
  201. Steele Randy C. (Southlake TX), SRAM based cell for programmable logic devices.
  202. Plants William C., SRAM bus architecture and interconnect to an FPGA.
  203. Jones Brian W. (Garland TX), Self-timed sequential access multiport memory.
  204. Kawata Mitsuya (Yokohama JPX), Semiconductor integrated circuit device having gate array and memory and input-output buffer.
  205. Ikeda Motohisa (Kawasaki JPX), Semiconductor integrated circuit device having logic macro and random access memory macro.
  206. Ito Akira (Kunitachi JPX), Semiconductor memory.
  207. Imazeki Shuichi (Tokyo JPX) Ikeda Hiroaki (Tokyo JPX), Semiconductor memory capable of executing logical operation.
  208. Shinohara Hirofumi (Hyogo JPX) Matsumoto Noriaki (Hyogo JPX) Fujimori Kumiko (Hyogo JPX), Semiconductor memory device having a plurality of ports.
  209. Kono Takashi (Hyogo JPX) Furutani Kiyohiro (Hyogo JPX) Asakura Mikio (Hyogo JPX) Hidaka Hideto (Hyogo JPX), Semiconductor memory device having hierarchical boosted power-line scheme.
  210. Yamano Satoshi (Kawasaki JPX), Semiconductor memory device using serial pointer.
  211. Tanimura Nobuyoshi (Mitaka JPX), Single chip gate array.
  212. Kongetira Poonacha, Single ended match sense amplifier.
  213. Sywyk Stefan P. ; Chou Richard K. ; Hawkins Andrew L., Single ended simpler dual port memory cell.
  214. Babetski William R. (Clinton MA) Gilmore Michael T. (North Conway NH), Size configurable data storage system.
  215. Chiu Tom Tien-Cheng ; Mikan ; Jr. Donald George ; Nguyen Jeffrey Tuan, Skewed memory cell apparatus and method.
  216. Carter William S. (Santa Clara CA), Special interconnect for configurable logic array.
  217. Tu George K. (Rolling Hills CA) Mager George E. (Manhattan Beach CA) Baker Lamar T. (Manhattan Beach CA) Markle Robert E. (Palos Verdes CA), Split programmable logic array.
  218. Kasamizugami Masayoshi (Kawasaki JPX) Kokuryo Takuya (Kawasaki JPX), Static RAM and processing apparatus including static RAM.
  219. Abbott Robert A. (Lake Oswego OR) Barbara Bruce (Dublin CA) Roy Richard S. (Pleasanton CA), Static ram with high speed, low power reset.
  220. Anami Kenji (Hyogo-ken JPX) Hirose Toshihiko (Hyogo-ken JPX) Murakami Shuji (Hyogo-ken JPX) Yuzuriha Kojiro (Hyogo-ken JPX), Static random access memory device having a single bit line configuration.
  221. Patil Suhas S. (Salt Lake City UT), Storage/logic array.
  222. Kelem Steven H., Structure and method for implementing a memory system having a plurality of memory blocks.
  223. Bauer Trevor J., Structure and method for loading RAM data within a programmable logic device.
  224. Bauer Trevor J. ; Newgard Bruce A. ; Allaire William E. ; Young Steven P., Structure for optionally cascading shift registers.
  225. Freidin Philip M. (Sunnyvale CA) Cheung Edmond Y. (San Jose CA) Erickson Charles R. (Fremont CA) Syu Tsung-Lu (Fremont CA), Synchronous dual port RAM.
  226. Freidin Philip M. (Sunnyvale CA) Cheung Edmond Y. (San Jose CA) Erickson Charles R. (Fremont CA) Syu Tsung-Lu (Fremont CA), Synchronous dual port ram.
  227. Leeds Kenneth E. ; Erickson Charles R., System comprising field programmable gate array and intelligent memory.
  228. O\Brien Rita M. (Austin TX), System oscillator gating technique for power management within a computer system.
  229. Elgamal Abbas (Palo Alto CA) El-Ayat Khaled A. (Cupertino CA) Mohsen Amr (Saratoga CA), User programmable integrated circuit interconnect architecture and test method.
  230. Steele Randy C. (Southlake TX), User-writable random access memory logic block for programmable logic devices.
  231. Sung Chiakang ; Chang Wanli ; Huang Joseph ; Cliff Richard G., Variable depth and width memory device.
  232. Pedersen Bruce B., Variable depth memories for programmable logic devices.
  233. Kuo, Jia Shiung, Versatile memory chip programming device and method.
  234. Maund Andrew P. (Northolt GBX) Neave John W. (Los Altos CA) Trevett Neil F. (Kingston-upon-Thames GBX) Moore Simon J. (Byfleet GBX) Wilson Malcolm E. (Byfleet GBX), Virtual memory system.

이 특허를 인용한 특허 (12)

  1. Matsumoto, Daisuke, Circuit information processing device, circuit information processing system, database, non-transitory computer readable medium, and circuit design method.
  2. Li, Jing, Computer architecture using compute/storage tiles.
  3. Yancey, Jerry; Bennett, Aya N.; Adams, Timothy M.; Sanford, Mathew A., Heterogeneous computer architecture based on partial reconfiguration.
  4. Schabas,Karl; Brown,Stephen; Singh,Deshanand; Borer,Terry; Malhotra,Shawn, Method and apparatus for performing compound duplication of components on field programmable gate arrays.
  5. Kuo, Yea Zong; Yancey, Jerry W., Methods and systems for relaying data packets.
  6. Kusmanoff, Antone L.; DeLaquil, Matthew P.; Prasanna, Deepak, Multi-phased computational reconfiguration.
  7. Agrawal,Om P.; Sharpe Geisler,Brad; Lee,Jye Yuh; Nguyen,Bai, Programmable logic devices with distributed memory and non-volatile memory.
  8. Hecht, Volker; Greene, Jonathan, RAM block designed for efficient ganging.
  9. Goodnow, Kenneth J.; Ogilvie, Clarence R.; Reynolds, Christopher B.; Smith, Jack R.; Ventrone, Sebastian T., System and method for dynamically executing a function in a programmable logic array.
  10. Goodnow,Kenneth J; Ogilvie,Clarence R; Reynolds,Christopher B; Smith,Jack R; Ventrone,Sebastian T, System and method for dynamically executing a function in a programmable logic array.
  11. Yancey, Jerry W.; Kuo, Yea Z., Systems and methods for data transfer.
  12. Polomik, Anthony L.; Bowers, Benjamin J.; Correale, Jr., Anthony; Baker, Matthew W.; Rashid, Irfan; Steinmetz, Paul M., Top level hierarchy wiring via 1×N compiler.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로