IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0212259
(2005-08-26)
|
발명자
/ 주소 |
- Bird,Ross W.
- Knoll,William C.
- Staron,John M.
|
출원인 / 주소 |
|
인용정보 |
피인용 횟수 :
1 인용 특허 :
7 |
초록
▼
A gate drive circuit capable of providing both positive and negative drive from a DC power supply is presented. The circuit includes an isolator stage, a driver stage, an optional tuning stage, an offset stage, a shaping stage, and a switching stage, each electrically coupled in the order described.
A gate drive circuit capable of providing both positive and negative drive from a DC power supply is presented. The circuit includes an isolator stage, a driver stage, an optional tuning stage, an offset stage, a shaping stage, and a switching stage, each electrically coupled in the order described. The isolator stage provides electrical isolation from signal level circuitry. The driver stage boosts the power within the signal from the isolator stage. The tuning stage slows rising and falling edges along the signal from driver. The offset stage shifts the unipolar gate drive signal from the tuning stage into the negative voltage range. The shaping stage modifies the signal from the offset stage so as to ensure squared transitions. The switching stage enables voltage control. The described circuit is applicable to electronics utilizing a variety of voltage controlled switching devices.
대표청구항
▼
The invention claimed is: 1. A gate drive circuit providing negative offset comprising: (a) an isolator stage capable of introducing a voltage waveform with positive values and providing electrical isolation; (b) a driver stage electrically coupled to said isolator stage, said driver stage boosting
The invention claimed is: 1. A gate drive circuit providing negative offset comprising: (a) an isolator stage capable of introducing a voltage waveform with positive values and providing electrical isolation; (b) a driver stage electrically coupled to said isolator stage, said driver stage boosting power of said voltage waveform to produce a gate drive signal with positive values; (c) an offset stage electrically coupled to said driver stage, said offset stage modifying said gate drive signal to include negative values; (d) a shaping stage electrically coupled to said offset stage, said shaping stage modifying said gate drive signal so as to square transitions; and (e) a switching stage comprising a voltage controlled device electrically coupled to said shaping stage and said isolator stage, said driver stage and said offset stage electrically coupled between said switching stage and said isolator stage. 2. The gate drive circuit of claim 1, wherein said isolator stage is a logic gate optocoupler. 3. The gate drive circuit of claim 1, wherein said driver stage is a gate driver device. 4. The gate drive circuit of claim 1, wherein said offset stage comprising: (i) a zener diode; (ii) a capacitor electrically coupled to said zener diode in a parallel arrangement, said parallel arrangement electrically coupled between said driver stage and said shaping stage; (iii) a resistor; and (iv) a diode electrically coupled to said resistor in a serial arrangement, said resistor electrically coupled at one end between said parallel arrangement and said shaping stage and said diode electrically coupled at one end between said isolator stage and said switching stage. 5. The gate drive circuit of claim 1, wherein said shaping stage comprising: (i) a resistor; and (ii) an inductor electrically coupled to said resistor in a parallel arrangement. 6. The gate drive circuit of claim 1, wherein said voltage control device is a semiconductor switch. 7. A gate drive circuit providing negative offset comprising: (a) an isolator stage capable of introducing a voltage waveform with positive values and providing electrical isolation; (b) a driver stage electrically coupled to said isolator stage, said driver stage boosting power of said voltage waveform to produce a gate drive signal with positive values; (c) a tuning stage electrically coupled to said driver stage, said tuning stage modifying said gate drive signal so as to slow rising and falling edges along said gate drive signal; (d) an offset stage electrically coupled to said tuning stage, said offset stage modifying said gate drive signal to include negative values; (e) a shaping stage electrically coupled to said offset stage, said shaping stage modifying said gate drive signal so as to square transitions; and (f) a switching stage comprising a voltage controlled device electrically coupled to said shaping stage and said isolator stage, said driver stage, said tuning stage and said offset stage electrically coupled between said switching stage and said isolator stage. 8. The gate drive circuit of claim 7, wherein said tuning stage comprising: (i) a resistor electrically coupled between said driver stage and said offset stage; and (ii) a capacitor electrically coupled at one end between said resistor and said offset stage and at another end between said switching stage and said isolator stage. 9. The gate drive circuit of claim 7, wherein said isolator stage is a logic gate optocoupler. 10. The gate drive circuit of claim 7, wherein driver stage is a gate driver device. 11. The gate drive circuit of claim 7, wherein said offset stage comprising: (i) a zener diode; (ii) a capacitor electrically coupled to said zener diode in a parallel arrangement, said parallel arrangement electrically coupled between said tuning stage and said shaping stage; (iii) a resistor; and (iv) a diode electrically coupled in a serial arrangement, said resistor electrically coupled at one end between said parallel arrangement and said shaping stage and said diode electrically coupled at another end between said isolator stage and said switching stage. 12. The gate drive circuit of claim 7, wherein said shaping stage comprising: (i) a resistor; and (ii) an inductor electrically coupled to said resistor in a parallel arrangement. 13. The gate drive circuit of claim 7, wherein said voltage control device is a semiconductor switch. 14. A method of providing positive and negative drive from a DC power supply, comprising the steps of: (a) introducing a voltage waveform with positive values; (b) boosting power of said voltage waveform to produce a gate drive signal; (c) offseting said gate drive signal to include negative values; (d) shaping said gate drive signal so as to square transitions; and (e) communicating said gate drive signal to a voltage controlled device. 15. A method of providing positive and negative drive from a DC power supply, comprising the steps of: (a) introducing a voltage waveform with positive values; (b) boosting power of said voltage waveform to produce a gate drive signal; (c) tuning said gate drive signal so as to slow rising and falling edges; (d) offseting said gate drive signal to include negative values; (e) shaping said gate drive signal so as to square transitions; and (f) communicating said gate drive signal to a voltage controlled device.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.