$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Timing performance analysis 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-017/50
출원번호 US-0144523 (2005-06-03)
등록번호 US-7254794 (2007-08-07)
발명자 / 주소
  • Burnley,Richard P.
출원인 / 주소
  • Xilinx, Inc.
인용정보 피인용 횟수 : 2  인용 특허 : 99

초록

Method to determine path timing to and from an embedded device is described. More particularly, clock-to-output delays, interconnects and interconnect logic delays, and setup and hold times for input and output paths from a microprocessor core and a memory controller are obtained and determined, as

대표청구항

The invention claimed is: 1. A method for determining timing performance, comprising: obtaining clock-to-output times for a processor core; using static timing analysis to determine timing data for a memory controller; obtaining setup and hold times from the timing data for the memory controller; p

이 특허에 인용된 특허 (99)

  1. Sambamurthy Namakkal S. (San Jose CA) Lai Woo-Ping (San Jose CA) VanGilder John P. (Sunnyvale CA), Apparatus and method for full-duplex ethernet communications.
  2. Sambamurthy Namakkal S. (San Jose CA) Lai Woo-Ping (San Jose CA) VanGilder John P. (Sunnyvale CA), Apparatus and method for full-duplex ethernet communications.
  3. Muraoka Hiroshi (Kawasaki JPX) Fujisaku Kiminori (Sagamihara JPX), Apparatus for suspending the bus cycle of a microprocessor by inserting wait states.
  4. Tsui Cyrus Y. ; Shankar Kapil ; Chan Albert L., Application specific modules in a programmable logic device.
  5. Ting Benjamin S. (Saratoga CA), Architecture and interconnect scheme for programmable logic circuits.
  6. Lewis Lawrence E. (Kirkland WA) Meredith Michael S. (Redmond WA), Automated development of timing diagrams for electrical circuits.
  7. Lewis Lawrence E. ; Meredith Michael S., Automated development of timing diagrams for electrical circuits.
  8. Bloom, Andrew Maurice; Escoto, Rodrigo Jose, Combined waveform and data entry apparatus and method for facilitating fast behavioral verification of digital hardware designs.
  9. Schuyler E. Shimanek, Complex programmable logic device with lookup table.
  10. Halverson ; Jr. Richard P. (Honolulu HI) Lew Art Y. (Honolulu HI), Computer system and method using functional memory.
  11. Chang Norman H. (Fremont CA) Chang Keh-Jeng (Sunnyvale CA) Lee Keunmyung (Redwood City CA) Oh Soo-Young (Fremont CA), Computer-aided design methods and apparatus for multilevel interconnect technologies.
  12. Freeman ; deceased Ross H. (late of San Jose CA by Dennis Hersey ; executor), Configurable electrical circuit having configurable logic elements and configurable interconnects.
  13. Steven Paul Winegarden ; Bart Reynolds ; Brian Fox ; Jean-Didier Allegrucci ; Sridhar Krishnamurthy ; Danesh Tavana ; Arye Ziklik ; Andreas Papaliolios ; Stanley S. Yang ; Fung Fung Lee, Configurable processor system unit.
  14. Douglass, Stephen M.; Ansari, Ahmad R., Custom code processing in PGA by providing instructions from fixed logic processor portion to programmable dedicated processor portion.
  15. Ho Ying-wai (Austin TX) Burgess Bradley G. (Austin TX), Data processor with rename buffer and FIFO buffer for in-order instruction completion.
  16. Shimura Akihiro,JPX, Detachable memory apparatus capable of varying number of wait states for access based on stored timing information.
  17. Baji Toru, Digital signal processor with on-chip select decoder and wait state generator.
  18. DeHon Andre ; Knight ; Jr. Thomas F. ; Tau Edward ; Bolotski Michael ; Eslick Ian ; Chen Derrick ; Brown Jeremy, Dynamically programmable gate array with multiple contexts.
  19. Hartmann Alfred C., Dynamically reconfigurable logic networks interconnected by fall-through FIFOs for flexible pipeline processing in a system-on-a-chip.
  20. Rodi,Eugene A.; Rice,Robert M., Efficient timing chart creation and manipulation.
  21. Alan L. Herrmann ; Greg P. Nugent, Embedded logic analyzer for a programmable logic device.
  22. Duboc, Jean Francois; Oddoart, Romain, Enhanced programmable core model with integrated graphical debugging functionality.
  23. Schultz, David P., FPGA and embedded circuitry initialization and processing.
  24. Young Steven P., FPGA architecture having RAM blocks with programmable word length and width and dedicated address and data lines.
  25. Agrawal Om P. ; Chang Herman M. ; Sharpe-Geisler Bradley A. ; Nguyen Bai, FPGA integrated circuit having embedded SRAM memory blocks and interconnect channel for broadcasting address and control signals.
  26. Young Steven P. ; Chaudhary Kamal ; Bauer Trevor J., FPGA repeatable interconnect structure with hierarchical interconnect lines.
  27. Trimberger Stephen M., Field programmable gate array having programming instructions in the configuration bitstream.
  28. New Bernard J., Field programmable gate array with dedicated computer bus interface and method for configuring both.
  29. New Bernard J., Field programmable gate array with distributed gate-array functionality.
  30. New Bernard J., Field programmable gate array with mask programmable I/O drivers.
  31. Clifford Hessel ; Paul E. Voglewede ; Michael E. Kreeger ; Christopher D. Mackey ; Scott E. Marks ; Alfred W. Pietzold, III ; Louis M. Orsini ; John E. Gorton, Field programmable radio frequency communications equipment including a configurable if circuit, and method therefor.
  32. Lien Jung-Cheun ; Huang Eddy Chieh ; Sun Chung-yuan ; Feng Sheng, Final design method of a programmable logic device that is based on an initial design that consists of a partial underlying physical template.
  33. Sasaki Paul T., High speed programmable logic architecture.
  34. Colwell Robert P. (Portland OR) Papworth David B. (Beaverton OR) Fetterman Michael A. (Hillsboro OR) Glew Andrew F. (Hillsboro OR) Hinton Glenn J. (Portland OR) Coward Stephen M. (Aloha OR) Chen Grac, Hybrid execution unit for complex microprocessor.
  35. Andrews William B. ; Britton Barry K. ; Hickey Thomas J. ; Modo Ronald T. ; Nguyen Ho T. ; Schadt Lorraine L. ; Singh Satwant, Hybrid programmable gate arrays.
  36. Allegrucci, Jean-Didier; Fox, Brian, Input/output architecture for efficient configuration of programmable input/output cells.
  37. Gilson Kent L. (255 N. Main St. ; Apt. 210 Salt Lake City UT 84115), Integrated circuit computing device comprising a dynamically configurable gate array having a microprocessor and reconfi.
  38. Gilson Kent L. (Salt Lake City UT), Integrated circuit computing device comprising a dynamically configurable gate array having a microprocessor and reconfi.
  39. Izumi Tomoji (Hatsukaichi JPX) Itoh Yuichi (Hiroshima JPX) Fujita Nagahisa (Hiroshima JPX), Integrated circuit having metal substrate.
  40. Lien Jung-Cheun ; Feng Sheng ; Sun Chung-yuan ; Huang Eddy Chieh, Integrated circuit that includes a field-programmable gate array and a hard gate array having the same underlying structure.
  41. Cooke Laurence H. ; Phillips Christopher E. ; Wong Dale, Integrated processor and programmable data path chip for reconfigurable computing.
  42. Wong Dale ; Phillips Christopher E. ; Cooke Laurence H., Integrated processor and programmable data path chip for reconfigurable computing.
  43. Hornchek, Eric D.; Mardi, Mohsen H., Interface apparatus and method for testing different sized ball grid array integrated circuits.
  44. Ashby Laurin R. (Mesa AZ) Steininger Franz (Munich DEX), Interface control logic for embedding a microprocessor in a gate array.
  45. Sutherland James (Santa Clara CA) Garverick Timothy L. (Cupertino CA) Takiar Hem P. (Fremont CA) Reyling ; Jr. George F. (Saratoga CA), Logical three dimensional interconnections between integrated circuit chips using a two dimensional multi-chip module.
  46. Kean Thomas A. (Edinburgh GB6), Mask registor for a configurable cellular array.
  47. Deb Alak K. ; Sambamurthy Namakkal S. ; Bares William H., Media access control micro-RISC stream processor and method for implementing the same.
  48. Grundon, Steven Alfred; Hazelzet, Bruce Gerard; Kellogg, Mark William; Rogers, James Lewis, Memory interface with programable clock to output time based on wide range of receiver loads.
  49. Pedersen Bruce (San Jose CA), Method and apparatus for assigning and analyzing timing specifications in a computer aided engineering program.
  50. Ware, Frederick A.; Tsern, Ely K.; Perego, Richard E.; Hampel, Craig E., Method and apparatus for coordinating memory operations among diversely-located memory components.
  51. Rostoker Michael D. (Boulder Creek CA) Gluss David (Woodside CA) Harrington Tom (Mountain View CA), Method and apparatus for interim, in-situ testing of an electronic system with an inchoate ASIC.
  52. Horstmann Jens (Sunnyvale CA) Testa James (Mountain View CA), Method and apparatus for the verification and testing of electrical circuits.
  53. Zizzo, Claudio, Method and system for chip design using remotely located resources.
  54. Trimberger Stephen M., Method for compiling and executing programs for reprogrammable instruction set accelerator.
  55. McBean ; Sr. Ronald V., Method for designing a signal distribution network.
  56. Tetelbaum, Alexander; Berdichevsky, Yevgeny, Method for estimating cell porosity of hardmacs.
  57. Tetelbaum, Alexander, Method for estimating porosity of hardmacs.
  58. Trimberger, Stephen M., Method for making large-scale ASIC using pre-engineered long distance routing structure.
  59. Barrientos Carlo E., Method for performing floorplan timing analysis by selectively displaying signal paths based on slack time calculations.
  60. Barrientos Carlo E., Method for performing floorplan timing analysis using multi-dimensional feedback in a spreadsheet with computed hyperlin.
  61. Daniel Watkins, Method for programming an FPGA and implementing an FPGA interconnect.
  62. Squires, David B., Method for providing pre-designed modules for programmable logic devices.
  63. Stellenberg Daniel S. ; Karchmer David, Methods and apparatus for automatically generating interconnect patterns in programmable logic devices.
  64. Calderone, Anthony P.; Wang, Feng; La, Tho Le, Methods and circuits for testing a circuit fabrication process for device uniformity.
  65. Patrie, Robert D.; Wells, Robert W., Methods and circuits for testing programmable logic.
  66. Maxence Aulas FR, Microprocessing device having programmable wait states.
  67. Jose Maria Insenser Farre ES; Julio Faura Enriquez ES, Microprocessor based mixed signal field programmable integrated device and prototyping methodology.
  68. Carter William S. (Santa Clara CA), Microprocessor oriented configurable logic element.
  69. New Bernard J. ; Harmon ; Jr. William J., Microprocessor with distributed registers accessible by programmable logic device.
  70. Bates Larry ; Garbus Elliot, Multi-function microprocessor wait state mechanism using external control line.
  71. Barry K. Britton ; Ravikumar Charath ; Zheng Chen ; James F. Hoff ; Cort D. Lansenderfer ; Don McCarley ; Richard G. Stuby, Jr. ; Ju-Yuan D. Yang, Multi-master multi-slave system bus in a field programmable gate array (FPGA).
  72. Muthujumaraswathy Kumaraguru ; Rostoker Michael D., Multimedia interface having a multimedia processor and a field programmable gate array.
  73. Trimberger Stephen M. (San Jose CA), Non-reconfigurable microprocessor-emulated FPGA.
  74. Nakai Masaaki (Kawachinagano JPX), One-chip microcomputer including a programmable logic array for interrupt control.
  75. Joly Christian ; Dolan Simon, PLD/ASIC hybrid integrated circuit.
  76. Watkins, Daniel, Programmable ASIC.
  77. Nguyen, Khai; Sung, Chiakang; Wang, Bonnie; Huang, Joseph; Pan, Phillip; Kim, In Whan; Rangan, Gopi; Chong, Yan; Wang, Xiaobao; Chang, Tzung-Chin, Programmable I/O element circuit for high speed logic devices.
  78. Ang, Roger; Ahuja, Atul; Lulla, Mukesh T.; Borkovic, Drazen; Small, Brian D.; Tralka, Charles C.; Chan, Andrew K.; Yee, Kevin K., Programmable device with an embedded portion for receiving a standard circuit design.
  79. Kimura Junichi (Hachiouji JPX) Nejime Yoshito (Hachiouji JPX) Noguchi Kouji (Kokubunji JPX), Programmable digital signal processor for performing a plurality of signal processings.
  80. Douglass, Stephen M.; Young, Steven P.; Herron, Nigel G.; Vashi, Mehul R.; Sowards, Jane W., Programmable gate array having interconnecting logic to support embedded fixed logic circuitry.
  81. Cliff Richard G. (Milpitas CA) Cope L. Todd (San Jose CA) McClintock Cameron R. (Mountain View CA) Leong William (San Fransisco CA) Watson James A. (Santa Clara CA) Huang Joseph (San Jose CA) Ahanin , Programmable logic array integrated circuits.
  82. Stansfield Anthony I. (Hotwells GBX), Programmable logic device with memory that can store routing data of logic data.
  83. Bielby Robert ; Rangasayee Krishna ; Ishihara Brad, Programmable logic device with selectable schmitt-triggered and threshold-triggered buffers.
  84. Kean Thomas A.,GB6, Programmable switch for FPGA input/output signals.
  85. Collins Mark Andrew (Austin TX), Reconfigurable network interface apparatus and method.
  86. Trimberger Stephen M., Reprogrammable instruction set accelerator.
  87. Trimberger Stephen M., Reprogrammable instruction set accelerator using a plurality of programmable execution units and an instruction page tab.
  88. Boutaud Frederic (Roquefort les Pins TX FRX) Ehlig Peter N. (Houston TX), Series maxium/minimum function computing devices, systems and methods.
  89. Mason Martin Thomas ; McConnell David Andrew ; Dasari Ajithkumar Venkata, Software tool to allow field programmable system level devices.
  90. Lawrence Archer R ; Little Jack C, Synchronous memory tester.
  91. Leeds Kenneth E. ; Erickson Charles R., System comprising field programmable gate array and intelligent memory.
  92. Mahoney John E. (San Jose CA), System for scan testing of logic circuit networks.
  93. Patel, Rakesh H.; Turner, John E., Technique of fabricating integrated circuits having interfaces compatible with different operating voltage conditions.
  94. Nguyen Bai ; Agrawal Om P. ; Sharpe-Geisler Bradley A. ; Wong Jack T. ; Chang Herman M. ; Tran Giap H., Tileable and compact layout for super variable grain blocks within FPGA device.
  95. Joerg H. Walter DE, Timing diagram compiler and runtime environment for interactive generation of executable test programs for logic verification.
  96. Frankle Jon A. (San Jose CA) Chene Mon-Ren (Cupertino CA), Timing driven method for laying out a user\s circuit onto a programmable integrated circuit device.
  97. Douglass, Stephen M.; Sastry, Prasad L.; Vashi, Mehul R.; Yin, Robert, User configurable memory system having local and global memory blocks.
  98. Ansari, Ahmad R.; Douglass, Stephen M.; Vashi, Mehul R.; Young, Steven P., User configurable on-chip memory system.
  99. Pressly Matthew D. ; Giles Grady L. ; Crouch Alfred L., Wrapper cell architecture for path delay testing of embedded core microprocessors and method of operation.

이 특허를 인용한 특허 (2)

  1. Groen, Eric D.; Boecker, Charles W.; Black, William C.; Irwin, Scott A.; Kryzak, Joseph Neil, MGT/FPGA clock management system.
  2. Oda,Shizuka; Burnley,Richard P., Method and apparatus for timing modeling.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로