$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Fast pattern processor including a function interface system 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-015/16
  • G06F-015/00
출원번호 US-0237274 (2005-09-28)
등록번호 US-7275117 (2007-09-25)
발명자 / 주소
  • Bennett,Victor A.
  • Brown,David A.
  • McGee,Sean W.
  • Sonnier,David P.
  • Zsohar,Leslie
출원인 / 주소
  • Agere Systems Inc.
인용정보 피인용 횟수 : 1  인용 특허 : 40

초록

A fast pattern processor having an internal function bus and an external function bus. In one embodiment, a fast pattern processor includes: (1) an internal function bus, (2) an external function bus, (3) a context memory having a block buffer and a argument signature register wherein the block buff

대표청구항

What is claimed is: 1. A fast pattern processor, comprising: an internal function bus; an external function bus; a context memory having a block buffer and a argument signature register, said block buffer includes processing blocks associated with a protocol data unit (PDU); a pattern processing en

이 특허에 인용된 특허 (40)

  1. Thompson Derek Andrew, ATM reassembly controller and method.
  2. Bennett Toby D. ; Davis Donald J. ; Harris Jonathan C. ; Miller Ian D., Apparatus and method for constructing data for transmission within a reliable communication protocol by performing portions of the protocol suite concurrently.
  3. Chiang, John; Yu, Ching, Apparatus and method for storing header information in a network switch.
  4. Ram Tamir ; Vincenet John V. ; Gajjar Kumar ; Abraham Sara ; Syu Syang Edward ; Popelka Paul Lester, Bridge for direct data storage device access.
  5. Takata Yukari,JPX ; Satou Mitsugu,JPX ; Kondo Hiroyuki,JPX ; Sawai Katsunori,JPX, Bus interface unit in a microprocessor for facilitating internal and external memory accesses.
  6. Brown,David A., Checksum engine and a method of operation thereof.
  7. Gentry ; Jr. Denton E. (Palo Alto CA), Checksum generation circuit and method.
  8. Nishihara Motoo,JPX ; Masuda Michio,JPX ; Ogawa Makoto,JPX, Connectionless network for routing cells with connectionless address, VPI and packet-identifying VCI.
  9. Birdwell Kenneth J. ; Panabaker Ruston ; Moran Brian ; Feinleib David, Data packet header compression for unidirectional transmission.
  10. Momirov Milan, Early availability of forwarding control information.
  11. Swallow George, Encoder for producing a checksum associated with changes to a frame in asynchronous transfer mode systems.
  12. Kidd Jeffrey W. ; Jennings William E., Ensuring accurate data checksum.
  13. Epps, Garry P.; Laor, Michael, Flexible engine and data structure for packet header processing.
  14. Andrew M. Daniels ; David Opstad ; Deborah Goldsmith, Font management system that provides for synchronization of fonts among resources.
  15. Bennett,Victor A.; Brown,David A.; McGee,Sean W.; Sonnier,David P.; Zsohar,Leslie, Function interface system and method of processing issued functions between co-processors.
  16. Lawler Christopher P. ; Hill Shannon Q. ; Lipschutz David ; Radogna Thomas A. ; Flanders John A. ; France Robert M. ; Van Seters Stephen L., High speed cache management unit for use in a bridge/router.
  17. Poole, Nigel T., High-speed data bus for network switching.
  18. Kopet Thomas G. (Colorado Springs CO) Taylor Bradford G. (Colorado Springs CO) Lui Kuo Gerry C. (Colorado Springs CO) Lew Stephen D. (Colorado Springs CO), Image compression coprocessor with data flow control and multiple processing units.
  19. Oskouy, Rasoul Mirzazadeh; Ferguson, Dennis C.; Ju, Hann-Hwan; Lim, Raymond Marcelino Manese; Sindhu, Pradeep S.; Veeragandham, Sreeram; Zimmer, Jeff; Hui, Michael, In-line packet processing.
  20. Gobuyan Jerome,CAX ; Burwell Wayne,CAX ; Behki Nutan,CAX, Look-up engine for packet-based network.
  21. Loa Kanchei, Method and apparatus for a high-speed multimedia content switch with compressed internet protocol header.
  22. Weaver Jeffrey C., Method and apparatus for generating an error detection code for a modified data packet derived from an original data pa.
  23. Labatte, Timothy E. W., Method and apparatus for offloading checksum.
  24. Trang Duc (San Jose CA), Method and apparatus for storing and retrieving error check information.
  25. Van Renesse Robbert ; Hayden Mark, Method and system for masking the overhead of protocol layering.
  26. Pazhyannur Rajesh S. ; Ali Irfan, Method for retransmitting a data packet in a packet network.
  27. Geiger Robert L. ; Crisler Kenneth J. ; Crowley Michael J. ; Comroe Richard A., Method for transmitting multiple-protocol packetized data.
  28. Wilford Bruce A., Multiprotocol packet recognition and switching.
  29. Kerr Darren R. ; Bruins Barry L., Network flow switching and flow data export.
  30. Uri Elzur IL, Parsing a packet header.
  31. Beach Robert (Los Altos CA) Bryers Mark (San Jose CA) Cox Casey (Palo Alto CA) Fall Richard (Palo Alto CA) Finn Norman (San Jose CA) Laird Douglas (San Jose CA), Protocol processor.
  32. Hebb, Andrew T.; Cherian, Sanjay G., Route lookup engine.
  33. Foster Eric M. ; Franklin Dennis E. ; Jackowski Stefan P. ; Wallach David, Shared access control device for integrated system with multiple functional units accessing external structures over multiple data buses.
  34. Uri Elzur IL; Dan G. Wartski IL, Storing a frame header.
  35. Kenneth T. Chin ; Clarence K. Coffee ; Michael J. Collins ; Jerome J. Johnson ; Phillip M. Jones ; Robert A. Lester ; Gary J. Piccirillo, System and method for concurrently requesting input/output and memory address space while maintaining order of data sent and returned therefrom.
  36. Wilkes John, System and method for pattern matching using checksums.
  37. Poole, Nigel T.; Brown, IV, Joseph H.; Nolan, Scott William; Spinney, Barry A.; Szmauz, Richard L., System and process for flexible queuing of data packets in network switching.
  38. Opalka Zbigniew ; Aggarwal Vijay ; Kong Thomas ; Firth Christopher ; Costantino Carl, System architecture for and method of processing packets and/or cells in a common switch.
  39. Sakamoto, Kenichi; Matsuyama, Nobuhito; Aimoto, Takeshi; Endo, Noboru; Wakayama, Koji; Moriwaki, Norihiko, Variable length packet communication device.
  40. Bennett, Victor A.; Zsohar, Leslie; Lawson, Shannon E.; McGee, Sean W.; Sonnier, David P.; Kramer, David B., Virtual reassembly system and method of operation thereof.

이 특허를 인용한 특허 (1)

  1. Fortin, Eric, Memory access assist.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로