$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Integrated circuit which disables writing circuitry to memory when the power drops below a power threshold predetermined and controlled by the processor 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • G06F-001/00
출원번호 US-0727238 (2003-12-02)
등록번호 US-7278034 (2007-10-02)
우선권정보 AU-2002953134(2002-12-02); AU-2002953135(2002-12-02)
발명자 / 주소
  • Shipton,Gary
출원인 / 주소
  • Silverbrook Research Pty Ltd
인용정보 피인용 횟수 : 26  인용 특허 : 15

초록

An integrated circuit comprising a processor, a memory that the processor can access, a memory access unit for controlling accesses to the memory, an input for receiving power for the integrated circuit from an external power source, and a power detection unit, the power detection unit being configu

대표청구항

The invention claimed is: 1. An integrated circuit comprising a processor, a memory that the processor can access, a memory access unit for controlling accesses to the memory, an input for receiving power for the integrated circuit from an external power source, and a power detection unit, the proc

이 특허에 인용된 특허 (15)

  1. Schu Carl ; Ericksen James H., Apparatus and method for write protecting a programmable memory.
  2. Tamaki Kazuyoshi (Nagoya JPX), Circuit arrangement for preventing a microcomputer from malfunctioning.
  3. Kimura Takemi (Kawasaki JPX) Hatta Masahiro (Kawasaki JPX) Egawa Hiroyuki (Kawasaki JPX) Takakusagi Akira (Kawasaki JPX), I/O interface control method and data processing equipment which completes I/O operation in execution when abnormal stat.
  4. Shinohara Takayuki (Itami JPX), Information card with dual power detection signals to memory decoder.
  5. Sakagami Masahiko (Osaka JPX) Maeyama Yoshikazu (Kyoto JPX), Memory control device.
  6. Borg Arthur N. (Lake Forest IL) Bar-Hai Giora (River Forest IL), Memory loss protection circuit.
  7. Terdan Dale R. ; O'Connell John R., Output circuit having electronic overload protection activated by voltage drop across output transistor.
  8. Charron Didier,FRX, Portable electronic apparatus having a detection device for detecting a variation of the supply voltage.
  9. Germer Warren R. (Dover NH), Power supply and monitor for controlling an electrical load following a power outage.
  10. Aswell, Cecil J., Power supply control for integrated circuit.
  11. Muller Hans R. (Redmond WA), Solid state memory for aircraft flight data recorder systems.
  12. Kakimi Toshiaki (Kawasaki JPX), Storage device using dynamic RAM.
  13. Lin Tien-Ler (Cupertino CA) Yiu Tom D. (Milpitas CA), Supply voltage detection circuit.
  14. Fernald, Kenneth W., Supply voltage monitor using bandgap device without feedback.
  15. McClure David C. (Carrollton TX), Synchronous output circuit.

이 특허를 인용한 특허 (26)

  1. Adams, Chad Allen; Behrends, Derick Gardner; Hebig, Travis Reynold; Nelson, Daniel Mark, Apparatus for implementing SRAM cell write performance evaluation.
  2. Sweere, Paul; Hinkle, Jonathan R., Battery-less cache memory module with integrated backup.
  3. Sweere, Paul; Hinkle, Jonathan R., Battery-less cache memory module with integrated backup.
  4. Ghose, Kanad, Continuous run-time validation of program execution: a practical approach.
  5. Walmsley, Simon Robert; Plunkett, Richard Thomas, Controller for printhead having arbitrarily joined nozzle rows.
  6. Joye, Marc; Chevallier-Mames, Benoit, Cryptographic method protected against covert channel type attacks.
  7. Adams, Chad Allen; Behrends, Derick Gardner; Hebig, Travis Reynold; Nelson, Daniel Mark, Design structure embodied in a machine readable medium for implementing SRAM cell write performance evaluation.
  8. Mishra, Lalan Jee; Panian, James; Wietfeldt, Richard, Low-power and low-latency device enumeration with cartesian addressing.
  9. Bose,Pradip; Buyuktosunoglu,Alper; Cher,Chen Yong; Kudva,Prabhakar N., Method and system for controlling power in a chip through a power-performance monitor and control unit.
  10. Adams,Chad Allen; Behrends,Derick Gardner; Hebig,Travis Reynold; Nelson,Daniel Mark, Method for implementing SRAM cell write performance evaluation.
  11. Wong, Shih-Fang; Chuang, Tsung-Jen; Yu, Lei-Tong; Wen, Yu-Zhang, Portable computer with shared hardware resources.
  12. Kitakawa, Takehisa, Power supply control device, image forming apparatus, and method of controlling power supply.
  13. Hu, Che Hung; Hsu, Heng Chi; Kuo, Wen Ning, Print control device with embedded engine simulation module and test method thereof.
  14. Walmsley,Simon Robert, Printer controller having tamper resistant shadow memory.
  15. Yang, Xueshi; Yoon, Tony, Selectively accessing faster or slower multi-level cell memory.
  16. Yang, Xueshi; Yoon, Tony, Selectively programming data in multi-level cell memory.
  17. Poltorak, Alexander, System and method for secure relayed communications from an implantable medical device.
  18. Poltorak, Alexander, System and method for secure relayed communications from an implantable medical device.
  19. Ghose, Kanad, System and method for validating program execution at run-time.
  20. Ghose, Kanad, System and method for validating program execution at run-time using control flow signatures.
  21. Hyde, Roderick A.; Wood, Jr., Lowell L., Systems and methods for preventing data remanence in memory.
  22. Hyde, Roderick A.; Wood, Jr., Lowell L., Systems and methods for preventing data remanence in memory.
  23. Hyde, Roderick A.; Wood, Jr., Lowell L., Systems and methods for preventing data remanence in memory.
  24. Hyde, Roderick A.; Wood, Jr., Lowell L., Systems and methods for preventing data remanence in memory.
  25. Hyde, Roderick A.; Wood, Jr., Lowell L., Systems and methods for preventing data remanence in memory.
  26. Tamiya, Yutaka, Verification support apparatus, verification support method, and computer product.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로