A process for detaching two layers of material according to a weakened zone defined between the layers. This process includes the thermal annealing of a structure that incorporates the layers, with the annealing bringing the temperature from a starting temperature to a final annealing temperature wh
A process for detaching two layers of material according to a weakened zone defined between the layers. This process includes the thermal annealing of a structure that incorporates the layers, with the annealing bringing the temperature from a starting temperature to a final annealing temperature while evolving according to a first phase up to a transition temperature, then according to a second phase during which the rise in temperature per unit of time is greater than that of the first phase. The invention also concerns an application for using this process in a particular semiconductor fabrication technique.
대표청구항▼
What is claimed is: 1. A process for detaching of two layers of semiconductor material along a weakened zone defined between the layers, which process comprises treating a structure that includes the two layers to an annealing phase wherein the temperature is brought to a transition value on the or
What is claimed is: 1. A process for detaching of two layers of semiconductor material along a weakened zone defined between the layers, which process comprises treating a structure that includes the two layers to an annealing phase wherein the temperature is brought to a transition value on the order of 430째 C. to 450째 C., followed by a thermal annealing of the structure by conducting at least one high temperature detachment annealing phase that ends at a temperature in the range of on the order of about 600째 C. to on the order of about 800째 C. in order to provide an improvement in surface roughness of detached surfaces compared to those surfaces obtained by a detachment annealing process that ends at a temperature of only about 500째 C., wherein surface roughness of the detached surfaces is reduced significantly as measured by an average haze of the surfaces on the order of about 5 ppm. 2. The process of claim 1, wherein the temperature rises in the high temperature annealing phase at a relatively rapid average gradient of at least about 15째 C./min or greater. 3. The process of claim 1, wherein the weakened zone is created by the implanting of ions or by providing a porous layer. 4. The process of claim 1, wherein the two layers are part of a silicon on insulator structure that is provided by: forming an oxide layer in an upper plate of silicon, implanting ions in the upper plate to create the weakened zone which delimits the silicon on insulator structure and a silicon heel, and bonding the upper plate onto a stiffener, so that the thermal annealing detaches along the weakened zone, as one layer, a silicon on insulator structure comprising the stiffener, the embedded oxide layer and a layer of silicon located above the embedded oxide layer, and, as the other layer, a silicon heel for re:use in further operations. 5. The process of claim 1, wherein the temperature in the further annealing phase rises uniformly and at a relatively slow average gradient of no greater than about 10째 C./min. 6. The process of claim 1, wherein the high temperature detachment annealing phase that ends at a temperature of on the order of or over 600째 C. 7. The process of claim 1, wherein the high temperature detachment annealing phase that ends at a temperature of on the order of about 800째 C. 8. A process for detaching of two layers of semiconductor material along a weakened zone defined between the layers, which process comprises thermal annealing of a structure that includes the two layers by conducting a first annealing phase at a temperature such that the material is brought to a transition value on the order of 430째 C. to 450째 C., followed by a high temperature detachment annealing phase conducted at a higher temperature than the first annealing phase and that ends at a temperature of about 600째 C. to 800째 C. in order to provide an improvement in surface roughness of detached surfaces compared to those surfaces obtained by a detachment annealing process that ends at a temperature of only about 500째 C., wherein the surface roughness of the detached surfaces is reduced significantly as measured by an average haze of the surfaces on the order of about 5 ppm. 9. The process of claim 8, wherein the temperature rises in the high temperature annealing phase at a relatively rapid average gradient of at least about 15째 C./min or greater. 10. The process of claim 8, wherein the weakened zone is created by the implanting of ions or by providing a porous layer. 11. The process of claim 8, wherein the two layers are part of a silicon on insulator structure that is provided by: forming an oxide layer in an upper plate of silicon, implanting ions in the upper plate to create the weakened zone which delimits the silicon on insulator structure and a silicon heel, and bonding the upper plate onto a stiffener, so that the thermal annealing detaches along the weakened zone, as one layer, a silicon on insulator structure comprising the stiffener, the embedded oxide layer and a layer of silicon located above the embedded oxide layer, and, as the other layer, a silicon heel for re-use in further operations. 12. The process of claim 8, wherein the temperature in the first annealing phase rises uniformly and at a relatively slow average gradient of no greater than about 10째 C./min. 13. The process of claim 8, wherein the high temperature detachment annealing phase that ends at a temperature of on the order of or over 600째 C. 14. The process of claim 8, wherein the high temperature detachment annealing phase that ends at a temperature of on the order of about 800째 C.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (10)
Oh, Sang-jeong; Kim, Yeong-kwan; Lee, Seung-hwan; Kim, Dong-chan; Park, Young-wook, Integrated circuit devices that utilize doped Poly-Si1−xGex conductive plugs as interconnects.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.