Repeater circuit with high performance repeater mode and normal repeater mode, wherein high performance repeater mode has fast reset capability
원문보기
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H03K-019/0175
H03K-019/094
출원번호
US-0879645
(2004-06-28)
등록번호
US-7304503
(2007-12-04)
발명자
/ 주소
Masleid,Robert Paul
Dholabhai,Vatsal
출원인 / 주소
Transmeta Corporation
인용정보
피인용 횟수 :
30인용 특허 :
12
초록▼
Repeater circuit with high performance repeater mode and normal repeater mode, wherein high performance repeater mode has fast reset capability, is provided and described. In one embodiment, switches are set to a first switch position to operate the repeater circuit in the high performance repeater
Repeater circuit with high performance repeater mode and normal repeater mode, wherein high performance repeater mode has fast reset capability, is provided and described. In one embodiment, switches are set to a first switch position to operate the repeater circuit in the high performance repeater mode. In another embodiment, switches are set to a second switch position to operate the repeater circuit in the normal repeater mode.
대표청구항▼
What is claimed is: 1. A repeater circuit comprising: an output; a plurality of transistors; and a plurality of switches operative in a first switch position and in a second switch position, wherein said transistors and said switches are coupled to form a plurality of subcircuits, wherein if said s
What is claimed is: 1. A repeater circuit comprising: an output; a plurality of transistors; and a plurality of switches operative in a first switch position and in a second switch position, wherein said transistors and said switches are coupled to form a plurality of subcircuits, wherein if said switches are in said first switch position said subcircuits are arranged into a high performance repeater mode including first and second long delay circuits and first and second short delay circuits, wherein said long delay circuits and said short delay circuits enable generation of a pulse at said output in response to an input edge transition, wherein in said high performance repeater mode said first and second short delay circuits bypass said first and second long delay circuits to speed up availability of said repeater circuit after a response to said input edge transition, and wherein if said switches are in said second switch position said subcircuits are arranged into a normal repeater mode. 2. The repeater circuit as recited in claim 1 wherein in said high performance repeater mode, said subcircuits include: a keeper circuit comprising an input and an output; a rising edge drive circuit coupled to said input and said output of said keeper circuit; and a falling edge drive circuit coupled to said input and said output of said keeper circuit. 3. The repeater circuit as recited in claim 2 wherein said rising edge drive circuit includes: a NAND gate coupled to an input of said repeater circuit; an output p-type transistor device coupled to an output of said NAND gate and coupled to an output of said repeater circuit; an upper delay circuit coupled to said output of said NAND gate, wherein said upper delay circuit includes said first long delay circuit and said first short delay circuit; and an upper half latch circuit coupled to said upper delay circuit and said NAND gate. 4. The repeater circuit as recited in claim 2 wherein said falling edge drive circuit includes: a NOR gate coupled to an input of said repeater circuit; an output n-type transistor device coupled to an output of said NOR gate and coupled to an output of said repeater circuit; a lower delay circuit coupled to said output of said NOR gate, wherein said lower delay circuit includes said second long delay circuit and said second short delay circuit; and a lower half latch circuit coupled to said lower delay circuit and said NOR gate. 5. The repeater circuit as recited in claim 2 wherein said keeper circuit includes: a first inverter, a second inverter, a third inverter, and a fourth inverter arranged in series. 6. The repeater circuit as recited in claim 1 wherein in said normal repeater mode, said subcircuits include: a double inverter circuit; and a keeper circuit arranged in parallel with said double inverter circuit. 7. The repeater circuit as recited in claim 6 wherein said double inverter circuit is formed using particular transistors from a NAND gate of said high performance repeater mode and from a NOR gate of said high performance repeater mode. 8. A repeater circuit comprising: a keeper circuit comprising an input and an output; a rising edge drive circuit coupled to said input and said output of said keeper circuit and having a first plurality of switches operating in a first switch position and having a first long delay circuit and a first short delay circuit to bypass said first long delay circuit to speed up availability after a response to an input rising edge transition; and a falling edge drive circuit coupled to said input and said output of said keeper circuit and having a second plurality of switches operating in a first switch position and having a second long delay circuit and a second short delay circuit to bypass said second long delay circuit to speed up availability after a response to an input falling edge transition, wherein if said switches are operated in a second switch position, said rising edge drive and falling edge drive circuits are converted into a double inverter circuit. 9. The repeater circuit as recited in claim 8 wherein said rising edge drive circuit further includes: a NAND gate coupled to an input of said repeater circuit; an output p-type transistor device coupled to an output of said NAND gate and coupled to an output of said repeater circuit; an upper delay circuit coupled to said output of said NAND gate, said upper delay circuit including said first long delay circuit and said first short delay circuit; and an upper half latch circuit coupled to said upper delay circuit and said NAND gate. 10. The repeater circuit as recited in claim 8 wherein said falling edge drive circuit further includes: a NOR gate coupled to an input of said repeater circuit; an output n-type transistor device coupled to an output of said NOR gate and coupled to an output of said repeater circuit; a lower delay circuit coupled to said output of said NOR gate, said lower delay circuit including said second long delay circuit and said second short delay circuit; and a lower half latch circuit coupled to said lower delay circuit and said NOR gate. 11. The repeater circuit as recited in claim 8 wherein said keeper circuit includes: a first inverter, a second inverter, a third inverter, and a fourth inverter arranged in series. 12. The repeater circuit as recited in claim 8 wherein said double inverter circuit and said keeper circuit are arranged in parallel. 13. The repeater circuit as recited in claim 8 wherein said double inverter circuit is formed using particular transistors from a NOR gate of said falling edge drive circuit and from a NAND gate of said rising edge drive circuit. 14. A method of operating a repeater circuit in multiple modes, said method comprising: inserting a plurality of switches in said repeater circuit having first and second long delay circuits and first and second short delay circuits, wherein said long delay circuits and said short delay circuits enable generation of a pulse at an output of said repeater circuit in response to an input edge transition; if operation in a high performance repeater mode is desired, setting said switches to a first switch position, wherein in said high performance repeater mode said first and second short delay circuits bypass said first and second long delay circuits to speed up availability of said repeater circuit after responding to an input edge transition; and if operation in a normal repeater mode is desired, setting said switches to a second switch position. 15. The method as recited in claim 14 wherein in said high performance repeater mode, said repeater circuit includes: a keeper circuit comprising an input and an output; a rising edge drive circuit coupled to said input and said output of said keeper circuit; and a falling edge drive circuit coupled to said input and said output of said keeper circuit. 16. The method as recited in claim 15 wherein said rising edge drive circuit includes: a NAND gate coupled to an input of said repeater circuit; an output p-type transistor device coupled to an output of said NAND gate and coupled to an output of said repeater circuit; an upper delay circuit coupled to said output of said NAND gate, said upper delay circuit including said first long delay circuit and said first short delay circuit; and an upper half latch circuit coupled to said upper delay circuit and said NAND gate. 17. The method as recited in claim 15 wherein said falling edge drive circuit includes: a NOR gate coupled to an input of said repeater circuit; an output n-type transistor device coupled to an output of said NOR gate and coupled to an output of said repeater circuit; a lower delay circuit coupled to said output of said NOR gate, said lower delay circuit including said second long delay circuit and said second short delay circuit; and a lower half latch circuit coupled to said lower delay circuit and said NOR gate. 18. The method as recited in claim 15 wherein said keeper circuit includes: a first inverter, a second inverter, a third inverter, and a fourth inverter arranged in series. 19. The method as recited in claim 14 wherein in said normal repeater mode, said repeater circuit includes: a double inverter circuit; and a keeper circuit arranged in parallel with said double inverter circuit. 20. The method as recited in claim 19 wherein said double inverter circuit is formed using particular transistors from a NAND gate of said high performance repeater mode and from a NOR gate of said high performance repeater mode.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (12)
Wong Myron W. (San Jose CA), Advanced signal driving buffer with directional input transition detection.
Oh Sung-Hun (Phoenix AZ) Taylor Richard M. (Phoenix AZ), Programmable output pad with circuitry for reducing ground bounce noise and power supply noise and method therefor.
Masleid, Robert Paul; Dholabhai, Vatsal; Klingner, Christian, Repeater circuit having different operating and reset voltage ranges, and methods thereof.
Masleid, Robert Paul; Dholabhai, Vatsal, Repeater circuit with high performance repeater mode and normal repeater mode, wherein high performance repeater mode has fast reset capability.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.