최소 단어 이상 선택하여야 합니다.
최대 10 단어까지만 선택 가능합니다.
다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
NTIS 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
DataON 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Edison 바로가기다음과 같은 기능을 한번의 로그인으로 사용 할 수 있습니다.
Kafe 바로가기국가/구분 | United States(US) Patent 등록 |
---|---|
국제특허분류(IPC7판) |
|
출원번호 | US-0175801 (2005-07-05) |
등록번호 | US-7317633 (2008-01-08) |
발명자 / 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 | 피인용 횟수 : 5 인용 특허 : 516 |
A method for protecting NROM devices from charge damage during process steps, the method including providing X-decoder structure for word line connections, wherein each word line is connected to a pair of transistors, a PMOS transistor and an NMOS transistor the PMOS transistors sharing a common dee
A method for protecting NROM devices from charge damage during process steps, the method including providing X-decoder structure for word line connections, wherein each word line is connected to a pair of transistors, a PMOS transistor and an NMOS transistor the PMOS transistors sharing a common deep N well and the NMOS transistors connected to a P well, wherein during negative charging, the NMOS transistors shunt leakage current to ground, and during positive charging, the PMOS transistors shunt leakage current to ground, providing an N+ tap connected to the N well and connecting the N+ tap to a positive voltage clamping device, and connecting all the P wells together to a common P+ tap and connecting the P+ tap to a negative voltage clamping device, wherein during process steps, the negative and positive voltage clamping devices direct leakage current to ground.
What is claimed is: 1. A method for protecting NROM devices from charge damage during process steps, the method comprising: providing X-decoder structure for word line connections, wherein each word line is connected to a pair of transistors, a PMOS transistor (T1) and an NMOS transistor (T4), the
What is claimed is: 1. A method for protecting NROM devices from charge damage during process steps, the method comprising: providing X-decoder structure for word line connections, wherein each word line is connected to a pair of transistors, a PMOS transistor (T1) and an NMOS transistor (T4), the PMOS transistors (T1) sharing a common deep N well and the NMOS transistors (T4) connected to a P well, providing an N+ tap connected to said N well and connecting the N+ tap to a positive voltage clamping device; and connecting all the P wells together to a common P+ taps, connecting the P+ tap to a negative voltage clamping device; wherein during process steps, the negative and positive voltage clamping devices direct leakage current to a ground potential: providing antenna structure and at least one access transistor for protection during top-level metal formation, and wherein said antenna structure comprises a dummy word line connected to a word line driver. 2. The method according to claim 1, wherein said negative voltage clamping device comprises a NMOS transistor (T5). 3. The method according to claim 1, wherein said positive voltage clamping device comprises a PMOS transistor (T2). 4. The method according to claim 1, further comprising providing at least one access transistor for access of voltage bias to the clamping devices during operation mode. 5. The method according to claim 1, wherein for negative charging protection structure comprising NMOS transistors (T4) and (T5), the at least one access transistor is an NMOS transistor (T6). 6. The method according to claim 1, wherein for positive charging protection structure comprising PMOS transistors (T1) and (T2), the at least one access transistor is a PMOS transistor (T3). 7. The method according to claim 1, wherein all the P wells are connected together with a first metal layer. 8. The method according to claim 1, wherein all the P wells are connected together with a poly layer. 9. The method according to claim 1, wherein the P well is a common P well. 10. Circuitry for protecting NROM devices from charge damage during process steps, the circuitry being used with existing X-decoder structure for word line connections, wherein each word line is connected to a pair of transistors, an PMOS transistor (T1) and a NMOS transistor (T4), the PMOS transistors (T1) sharing a common deep N well and the NMOS transistors (T4) each connected to a P well, the circuitry comprising: an N+ tap connected to said N well and to a positive voltage clamping device, a common P+ tap that connects all the P wells together, the common P+ tap being connected to a negative voltage clamping device, wherein during process steps, the negative and positive voltage clamping devices direct leakage current to ground potential; providing antenna structure and at least one access transistor for protection during top-level metal formation, and wherein said antenna structure comprises a dummy word line connected to a word line driver. 11. The circuitry according to claim 10, wherein said negative voltage clamping device comprises an NMOS transistor (T5). 12. The method circuitry according to claim 10, wherein said positive voltage clamping device comprises a PMOS transistor (T2). 13. The method circuitry according to claim 10, further comprising providing at least one access transistor for access of voltage bias to the clamping devices during operation mode.
Copyright KISTI. All Rights Reserved.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.