IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0437550
(2006-05-19)
|
등록번호 |
US-7381591
(2008-06-03)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
45 인용 특허 :
166 |
초록
▼
A board for connecting a bare semiconductor die with a bond pad arrangement which does not conform to a master printed circuit board with a specific or standardized pin out, connector pad, or lead placement arrangement. The board comprises a printed circuit board including first elements, such as mi
A board for connecting a bare semiconductor die with a bond pad arrangement which does not conform to a master printed circuit board with a specific or standardized pin out, connector pad, or lead placement arrangement. The board comprises a printed circuit board including first elements, such as minute solder balls, pins, or bond wires, for making electrical contact between the board and the master board, and second elements, such as minute solder balls, pins, or bond wires, for making electrical contact between the semiconductor die and the board. The board has circuit traces for electrical communication between the board/master board electrical contact elements, and the semiconductor die board electrical contact elements.
대표청구항
▼
What is claimed is: 1. A method for forming a stackable ball grid array package, comprising: using a substrate having a first surface for receiving a semiconductor die and having an opposing second surface and having an aperture; patterning conductors on the second surface to provide conductive pat
What is claimed is: 1. A method for forming a stackable ball grid array package, comprising: using a substrate having a first surface for receiving a semiconductor die and having an opposing second surface and having an aperture; patterning conductors on the second surface to provide conductive paths between terminal pads located near the aperture and conductive element pads located near the periphery of the substrate; attaching an adhesively coated dielectric tape adjacent at least one side of the aperture of the substrate; mounting a semiconductor die on the first surface at least partially over the aperture, the die having one or more bond pads located over the aperture; connecting one or more bond pads of the semiconductor die to one of the terminal pads by a bond wire extending through the aperture; providing a material covering the bond wire and that portion of the semiconductor die overlying the aperture, the material having a first profile height with respect to the second surface; and forming one or more conductive elements disposed on the conductive element pads, the conductive elements having a second profile height with respect to the second surface that is greater than the first profile height. 2. The method of claim 1, wherein providing one or more conductive elements further comprises placing solder balls on the conductive element pads, and reflowing the solder balls to attach the solder balls to the conductive element pads. 3. The method of claim 1, wherein mounting a semiconductor die further comprises providing a die attach pad on the first surface of the substrate, the die attach pad being a dielectric material having an opening corresponding to the aperture in the substrate. 4. The method of claim 1, wherein providing a substrate further comprises providing isolated conductive element pads on the substrate for receiving additional conductive elements at locations isolated from the conductors on the substrate. 5. A method for forming a stackable bail grid array package, comprising: forming a substrate having a first surface for receiving a semiconductor die and having an opposing second surface and having an aperture; forming isolated conductive element pads on the substrate for receiving additional conductive elements at locations isolated from the conductors on the substrate; forming conductive vias between the first surface and the second surface of the substrate; patterning conductors on the second surface to provide conductive paths between terminal pads located near the aperture and the conductive element pads located near the periphery of the substrate; mounting a semiconductor die on the first surface at least partially over the aperture, the die having one or more bond pads located over the aperture; connecting one or more bond ads of the semiconductor die to one of the terminal pads by a bond wire extending through the aperture; and providing a material covering the bond wire and that portion of the semiconductor die overlying the aperture, the material having a first profile height with respect to the second surface; forming one or more conductive elements disposed on the conductive element pads, the conductive elements having a second profile height with respect to the second surface that is greater than the first profile height. 6. The method of claim 5, wherein providing a substrate further comprises forming conductors on the first surface. 7. The method of claim 6, wherein providing a substrate further comprises forming conductive element pads on the first surface. 8. The method of claim 7, wherein providing a substrate further comprises providing conductive elements on the conductive element pads of the first surface. 9. A method for forming a stackable ball grid array package, comprising: using a substrate having a first surface for receiving a semiconductor die and having an opposing second surface and having an aperture; forming conductors on the first surface of the substrate; forming conductive element ads on the first surface of the substrate; forming conductive elements on the conductive element pads of the first surface of the substrate; patterning conductors on the second surface to provide conductive paths between terminal pads located near the aperture and the conductive element pads located near the periphery of the substrate; mounting a semiconductor die on the first surface at least partially over the aperture, the die having one or more bond pads located over the aperture; connecting one or more bond pads of the semiconductor die to one of the terminal pads by a bond wire extending through the aperture; providing a material covering the bond wire and that portion of the semiconductor die overlying the aperture, the material having a first profile height with respect to the second surface; forming one or more conductive elements disposed on the conductive element pads, the conductive elements having a second profile height with respect to the second surface that is greater than the first profile height; and coupling at least one of the conductive elements on the first surface to a conductor on the first surface of the substrate. 10. A method for forming a stackable ball grid array package, comprising: using a substrate having a first surface for receiving a semiconductor die and having an opposing second surface and having an aperture; forming conductive vias between the first surface and the second surface of the substrate; forming conductors on the first surface of the substrate; forming conductive element pads on the first surface of the substrate; forming conductive elements on the conductive element pads of the first surface of the substrate; patterning conductors on the second surface to provide conductive paths between terminal pads located near the aperture and the conductive element pads located near the periphery of the substrate; mounting a semiconductor die on the first surface at least partially over the aperture, the die having one or more bond pads located over the aperture; connecting one or more bond pads of the semiconductor die to one of the terminal pads by a bond wire extending through the aperture; forming a material covering the bond wire and that portion of the semiconductor die overlying the aperture, the material having a first profile height with respect to the second surface; forming one or more conductive elements disposed on the conductive element pads, the conductive elements having a second profile height with respect to the second surface that is greater than the first profile height; coupling at least one of the conductive elements on the first surface to a conductor on the first surface of the substrate: and coupling at least one conductive element on the first surface to a conductor on the first surface, to one of the conductive vias through the substrate, to a conductive trace on the second surface, and to a conductive element on the second surface. 11. The method of claim 10, wherein providing conductive elements on the first surface further comprises placing one or more solder balls on the conductive element pads on the first surface.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.