Switch selectable terminator for differential and pseudo-differential signaling
IPC분류정보
국가/구분
United States(US) Patent
등록
국제특허분류(IPC7판)
H03K-017/16
H03K-019/003
출원번호
US-0390786
(2006-06-19)
등록번호
US-7391231
(2008-06-24)
발명자
/ 주소
Gomez,Carlos I.
Truong,Bao G.
출원인 / 주소
International Business Machines Corporation
대리인 / 주소
Salys,Casimer K.
인용정보
피인용 횟수 :
2인용 특허 :
56
초록▼
An active terminator is configured with switches to select between terminating two lines for transmitting one differential signal pair or two single ended signals terminated in a pseudo-differential receiver. The receiver circuitry is configured with three differential comparators. One differential
An active terminator is configured with switches to select between terminating two lines for transmitting one differential signal pair or two single ended signals terminated in a pseudo-differential receiver. The receiver circuitry is configured with three differential comparators. One differential comparator receives both signal lines and other two differential comparators each receive one signal line and a reference voltage. The signal lines are terminated in a resistive voltage divider with electronic switches coupling the positive and ground voltages. The top and bottom nodes of the resistor divider in both terminators are cross-coupled with pass gates. In the pseudo-differential mode the pass gates are OFF and the electronic switches are ON with known resistances. In the differential mode, the electronic switches are OFF and the pass gates are ON with known resistances. The pass gate and switch resistances are sized with the resistors to insure a desired termination impedance.
대표청구항▼
What is claimed is: 1. A termination network for configuring the termination of first and second adjacent transmission lines for either two data line pseudo-differential signaling or single data line true differential signaling comprising: first circuitry coupled to the first transmission line and
What is claimed is: 1. A termination network for configuring the termination of first and second adjacent transmission lines for either two data line pseudo-differential signaling or single data line true differential signaling comprising: first circuitry coupled to the first transmission line and configured in response to a first logic state of a first control signal to terminate the first transmission line in a first impedance referenced to a first bias voltage for pseudo-differential signaling, the first circuitry comprising a first differential receiving device; second circuitry coupled to the second transmission line and configured in response to the first logic state of the first control signal to terminate the second transmission line in a second impedance referenced to a second bias voltage for pseudo-differential signaling, the second circuitry comprising a second differential receiving device; and third circuitry for coupling the first circuitry to the second circuitry thus configuring the first and second circuitry as a third impedance termination between the first and second transmission lines in response to a second logic state of the first control signal for true differential signaling. 2. The termination network of claim 1, wherein the first circuitry comprises: a first resistor network having a first node, a second node and a common node coupled to the first transmission line; a first electronic switch having a positive node coupled to a first voltage potential, a power node coupled to the first node of the first resistor network, and a control node coupled to turn ON the first electronic switch in response to the first logic state of the first control signal thereby coupling the power node of the first electronic switch to the positive node; and a second electronic switch having a negative node coupled to a second voltage potential, a power node coupled to the second node of the first resistor network, and a control node coupled to turn ON the second electronic switch in response to the first logic state of the first control signal thereby coupling the power node of the second electronic switch to the negative node. 3. The termination network of claim 2, wherein the second circuitry comprises: a second resistor network having a first node, a second node and a common node coupled to the second transmission line; a third electronic switch having a positive node coupled to the first voltage potential, a power node coupled to the first node of the second resistor network, and a control node coupled to turn ON the third electronic switch in response to the first logic state of the first control signal thereby coupling the power node of the third electronic switch to the positive node; and a fourth electronic switch having a negative node coupled to a second voltage potential, a power node coupled to the second node of the second resistor network, and a control node coupled to turn ON the fourth electronic switch in response to the first logic state of the first control signal thereby coupling the power node of the fourth electronic switch to the negative node. 4. The termination network of claim 3, wherein the third circuitry comprises: a double pole single throw electronic switch having first and second inputs coupled to the first and second nodes, respectively, of the first resistor network and first and second outputs coupled to the first and second nodes, respectively, of the second resistor network, wherein the first and second inputs are coupled to the first and second outputs, respectively, in response to the second logic state of the first control signals. 5. The termination network of claim 4, wherein the double pole single throw electronic switch comprises: a first pass gate having source node as the first input, a drain node as the first output, and a first gate node coupled to the first control signal and a second gate node coupled to a complement of the first control signal; and a second pass gate having source node as the second input, a drain node as the second output, and a first gate node coupled to the first control signal and a second gate node coupled to a complement of the first control signal. 6. The termination network of claim 5, wherein the first and second pass gates each comprise: a P channel field effect transistor (PFET) having a source terminal coupled to the source node, a drain terminal coupled as the drain node and a gate terminal coupled to the first gate node; and an N channel field effect transistor (NFET) having a drain terminal coupled to the source node, a source terminal coupled as the drain node and a gate terminal coupled to the second gate node. 7. The termination network of claim 3, wherein the first and third electronic switches have pre-determined ON state resistances between their power nodes and their positive nodes. 8. The termination network of claim 7, wherein the second and fourth electronic switches have pre-determined ON state resistances between their power nodes and their negative nodes. 9. The termination network of claim 1 wherein: the first differential receiving device comprises a first differential comparator having a positive input coupled to the first transmission line, a negative input coupled to a reference voltage and an output generating a first detected data signal in response to an amplified difference between a signal received on the first transmission line and the reference voltage when the first control signal has the first logic state; and the second differential receiving device comprises a second differential comparator having a positive input coupled to the second transmission line, a negative input coupled to the reference voltage and an output generating a second detected data signal in response to an amplified difference between a signal received on the second transmission line and the reference voltage when the first control signal has the first logic state. 10. The termination network of claim 1 further comprising a third differential comparator having a positive input coupled to the first transmission line, a negative input coupled to the second transmission line, and an output generating a detected differential data signal in response to an amplified difference between a signal level received on the first transmission line and a signal level received on the second transmission line when the first control signal has the second logic state. 11. The termination network of claim 8, wherein the first resistor network comprises: a first resistor having a first terminal coupled as the first node and a second node coupled to the common node; and a second resistor having a first terminal coupled as the second node and a second node coupled to the common node. 12. The termination network of claim 11, wherein the second resistor network comprises: a first resistor having a first terminal coupled as the first node and a second node coupled to the common node; and a second resistor having a first terminal coupled as the second node and a second node coupled to the common node. 13. The termination network of claim 12, wherein the first impedance terminating the first transmission line when the first control signal has the first logic state comprises the combination of; the first resistor of the first resistor network in series with the ON resistance of the first electronic switch, in parallel with, the second resistor of the first resistor network in series with the ON resistance of the second electronic switch. 14. The termination network of claim 13, wherein the second impedance terminating the second transmission line when the first control signal has the first logic state comprises the combination of; the first resistor of the second resistor network in series with the ON resistance of the third electronic switch, in parallel with, the second resistor of the second resistor network in series with the ON resistance of the fourth electronic switch. 15. The termination network of claim 14, wherein the third impedance termination between the first and second transmission lines when the first control signal has the second logic state comprises the series combination of the resistance of a first pass gate, the first resistor of the first resistor network, and the second resistor of the second resistor network, in parallel with, the series combination of the resistance of a second pass gate, the first resistor of the second resistor network, and the second resistor of the first resistor network. 16. A data processing system comprising: a central processing unit (CPU); a random access memory (RAM); an input output (110) interface unit; and a bus for coupling the CPU, RAM and I/O interface unit, the data processing system having a termination network for configuring the termination of first and second adjacent transmission lines for either two data line pseudo-differential signaling or single data line true differential signaling having first circuitry coupled to the first transmission line and configured in response to a first logic state of a first control signal to terminate the first transmission line in a first impedance referenced to a first bias voltage for pseudo-differential signaling, the first circuitry comprising a first differential receiving device, second circuitry coupled to the second transmission line and configured in response to the first logic state of the first control signal to terminate the second transmission line in a second impedance referenced to a second bias voltage for pseudo-differential signaling, the second circuitry comprising a second differential receiving device, and third circuitry for coupling the first circuitry to the second circuitry thus configuring the first and second circuitry as a third impedance termination between the first and second transmission lines in response to a second logic state of the first control signal for true differential signaling. 17. The data processing system of claim 16, wherein the first circuitry comprises: a first resistor network having a first node, a second node and a common node coupled to the first transmission line; a first electronic switch having a positive node coupled to a first voltage potential, a power node coupled to the first node of the first resistor network, and a control node coupled to turn ON the first electronic switch in response to the first logic state of the first control signal thereby coupling the power node of the first electronic switch to the positive node; and a second electronic switch having a negative node coupled to a second voltage potential, a power node coupled to the second node of the first resistor network, and a control node coupled to turn ON the second electronic switch in response to the first logic state of the first control signal thereby coupling the power node of the second electronic switch to the negative node. 18. The data processing system of claim 17, wherein the second circuitry comprises: a second resistor network having a first node, a second node and a common node coupled to the second transmission line; a third electronic switch having a positive node coupled to the first voltage potential, a power node coupled to the first node of the second resistor network, and a control node coupled to turn ON the third electronic switch in response to the first logic state of the first control signal thereby coupling the power node of the third electronic switch to the positive node; and a fourth electronic switch having a negative node coupled to a second voltage potential, a power node coupled to the second node of the second resistor network, and a control node coupled to turn ON the fourth electronic switch in response to the first logic state of the first control signal thereby coupling the power node of the fourth electronic switch to the negative node. 19. The data processing system of claim 18, wherein the third circuitry comprises: a double pole single throw electronic switch having first and second inputs coupled to the first and second nodes, respectively, of the first resistor network and first and second outputs coupled to the first and second nodes, respectively, of the second resistor network, wherein the first and second inputs are coupled to the first and second outputs, respectively, in response to the second logic state of the first control signals. 20. The termination network of claim 19, wherein the double pole single throw electronic switch comprises: a first pass gate having source node as the first input, a drain node as the first output, and a first gate node coupled to the first control signal and a second gate node coupled to a complement of the first control signal; and a second pass gate having source node as the second input, a drain node as the second output, and a first gate node coupled to the first control signal and a second gate node coupled to a complement of the first control signal.
연구과제 타임라인
LOADING...
LOADING...
LOADING...
LOADING...
LOADING...
이 특허에 인용된 특허 (56)
Ruus Jan,SEX, Alarm system with interconnected alarm terminals.
Ray Donald K. (609 4th Ave. East Conway SC 29526) Taylor Larry G. (27 Peachtree Rd. Myrtle Beach SC 29577), Automatic emergency locator system and method.
Serbetcioglu Bekir (Huntington CT) Bagoren Ilhan (Beacon Falls CT) Duman Osman (Norwood MA) Ozulkulu Esref (Monroe CT), Caller name and identification communication system with caller screening option.
Zhang, Li; Cassanova, Jeffrey P.; Blackburn, Alan R.; Collicott, Robert B., Method and apparatus for providing internet call waiting with voice over internet protocol.
Best, Scott; Yang, Chiping, Method and apparatus for selectably providing single-ended and differential signaling with controllable impedance and transition time.
Crockett, Susanne Marie; Blumenschein, Gordon Lynn; Kovarik, James Daniel; Stroud, Kenneth Robert; Tiliks, Dianna Inara; Trost, William R.; Vlasek, Paul H.; Watry, Scott Ryan; McBlain, Thomas Joseph, Method and system for presenting customized call alerts in a service for internet caller identification.
Thomson James D. ; Heckelman James D. ; Howe Larry S., Microprocessor controlled dispatcher activated response identification system with telephone and radio frequency interface.
McMinn Edward W. (Rte. 1 ; Box 406 Paragould AR 72450) Lloyd Thomas L. (2010 Rosemond Jonesboro AR 72401) Middleton Jack (726 W. Washington Jonesboro AR 72401), Phone activated emergency signaling system.
Connor Larry W. (Greensboro NC) McKeithan Tracy (Athens GA) Lubin David (Croton-On-Hudson NY) Seuberling Thomas (Kernersville KY), Programmable emergency communication system including automatic dialer.
Bansal Pradeep K. ; Begeja Lee ; Farah Jeffrey Joseph ; Kapadia Rajesh ; Renger Bernard S L ; Stern Benjamin J., System and method for automated emergency call breakthrough.
Oran, David R.; Gai, Silvano, System for discovering and maintaining geographic location information in a computer network to enable emergency services.
Leighton Suzanne E. (20160 Palomar Lake Elsinore CA 92330) Kemp Raymond J. (P.O. Box 1216 Wildomar CA 92395) Hawkins Philip D. (Norco CA), Telephone activated emergency light system.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.