IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0839558
(2007-08-16)
|
등록번호 |
US-7442969
(2008-10-28)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
인용정보 |
피인용 횟수 :
7 인용 특허 :
160 |
초록
▼
A method of closely interconnecting integrated circuits contained within a semiconductor wafer to electrical circuits surrounding the semiconductor wafer. Electrical interconnects are held to a minimum in length by making efficient use of polyimide or polymer as an inter-metal dielectric thus enabli
A method of closely interconnecting integrated circuits contained within a semiconductor wafer to electrical circuits surrounding the semiconductor wafer. Electrical interconnects are held to a minimum in length by making efficient use of polyimide or polymer as an inter-metal dielectric thus enabling the integration of very small integrated circuits within a larger circuit environment at a minimum cost in electrical circuit performance.
대표청구항
▼
What is claimed is: 1. An integrated circuit chip comprising: a silicon substrate; multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor in and on said silicon substrate; a first dielectric layer over said silicon substrate; a first metallization str
What is claimed is: 1. An integrated circuit chip comprising: a silicon substrate; multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor in and on said silicon substrate; a first dielectric layer over said silicon substrate; a first metallization structure over said first dielectric layer, wherein said first metallization structure is connected to said multiple devices, wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer, and wherein said first metallization structure comprises electroplated copper; a second dielectric layer between said first and second metal layers; a passivation layer over said first metallization structure and over said first and second dielectric layers, wherein a first opening in said passivation layer is over a first contact point of said first metallization structure, and said first contact point is at a bottom of said first opening, wherein a second opening in said passivation layer is over a second contact point of said first metallization structure, and said second contact point is at a bottom of said second opening, wherein said first and second contact points are separated from each other by an insulating material, and wherein said passivation layer comprises a nitride layer; a polymer layer on said passivation layer, wherein said polymer layer has a thickness between 2 and 30 micrometers, and wherein a third opening in said polymer layer is over said first contact point, and a fourth opening in said polymer layer is over said second contact point; and a second metallization structure on said polymer layer and on said first and second contact points, wherein said first contact point is connected to said second contact point through said second metallization structure, and wherein said second metallization structure comprises electroplated copper in said third opening and over said polymer layer. 2. The integrated circuit chip of claim 1 further comprising a solder over said second metallization structure, wherein said solder is connected to said first contact point through said third opening and to said second contact point through said fourth opening. 3. The integrated circuit chip of claim 1, wherein said polymer layer comprises polyimide. 4. The integrated circuit chip of claim 1, wherein said polymer layer comprises benzocyclobutene (BCB). 5. The integrated circuit chip of claim 1, wherein said second metallization structure comprises a ground interconnect on said polymer layer and on said first and second contact points, wherein said first contact point is connected to said second contact point through said ground interconnect. 6. The integrated circuit chip of claim 1, wherein said nitride layer has a thickness between 0.5 and 2 micrometers. 7. The integrated circuit chip of claim 1, wherein said passivation layer further comprises an oxide layer under said nitride layer. 8. An integrated circuit chip comprising: a silicon substrate; multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor in and on said silicon substrate; a first dielectric layer over said silicon substrate; a first metallization structure over said first dielectric layer, wherein said first metallization structure is connected to said multiple devices, wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer, and wherein said first metallization structure comprises electroplated copper; a second dielectric layer between said first and second metal layers; a passivation layer over said first metallization structure and over said first and second dielectric layers, wherein a first opening in said passivation layer is over a contact point of said first metallization structure and exposes said contact point, and wherein said passivation layer comprises a topmost nitride layer of said integrated circuit chip; a polymer layer on said passivation layer, wherein said polymer layer has a thickness between 2 and 30 micrometers, and wherein a second opening in said polymer layer is over said contact point and exposes said contact point; and a second metallization structure on said contact point and on said polymer layer, wherein said second metallization structure is connected to said contact point through said second opening, and wherein said second metallization structure comprises electroplated copper over said polymer layer and in said second opening. 9. The integrated circuit chip of claim 8, wherein said second metallization structure comprises a ground interconnect on said polymer layer and on said contact point, wherein said ground interconnect is connected to said contact point through said second opening. 10. The integrated circuit chip of claim 8, wherein said polymer layer comprises polyimide. 11. The integrated circuit chip of claim 8, wherein said polymer layer comprises benzocyclobutene (BCB). 12. The integrated circuit chip of claim 8, wherein said second metallization structure comprises a power interconnect on said polymer layer and on said contact point, wherein said power interconnect is connected to said contact point through said second opening. 13. The integrated circuit chip of claim 8, wherein said second metallization structure comprises a signal interconnect on said polymer layer and on said contact point, wherein said signal interconnect is connected to said contact point through said second opening. 14. The integrated circuit chip of claim 8, wherein said topmost nitride layer of said integrated circuit chip has a thickness between 0.5 and 2 micrometers. 15. The integrated circuit chip of claim 8, wherein said passivation layer further comprises an oxide layer under said topmost nitride layer of said integrated circuit chip. 16. The integrated circuit chip of claim 8, wherein said second metallization structure comprises a wirebonding interconnect pad connected to said contact point through said second opening. 17. An integrated circuit chip comprising: a silicon substrate; multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor in and on said silicon substrate; a first dielectric layer over said silicon substrate; a first metallization structure over said first dielectric layer, wherein said first metallization structure is connected to said multiple devices, wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer, and wherein said first metallization structure comprises electroplated copper; a second dielectric layer between said first and second metal layers; a passivation layer over said first metallization structure and over said first and second dielectric layers, wherein a first opening in said passivation layer is over a contact point of said first metallization structure, wherein said contact point is at a bottom of said first opening, and wherein said passivation layer comprises a topmost nitride layer of said integrated circuit chip; a polymer layer on said passivation layer, wherein said polymer layer has a thickness between 2 and 30 micrometers, and wherein a second opening in said polymer layer is over said contact point; a second metallization structure on said contact point and on said polymer layer, wherein said second metallization structure comprises electroplated copper over said polymer layer and in said second opening; and a solder over said second metallization structure and over said contact point, wherein said solder is connected to said contact point through said second metallization structure. 18. The integrated circuit chip of claim 17, wherein said second metallization structure comprises a ground interconnect on said polymer layer and on said contact point, wherein said solder is connected to said contact point through said ground interconnect. 19. The integrated circuit chip of claim 17, wherein said polymer layer comprises polyimide. 20. The integrated circuit chip of claim 17, wherein said polymer layer comprises benzocyclobutene (BCB). 21. The integrated circuit chip of claim 17, wherein said second metallization structure comprises a power interconnect on said polymer layer and on said contact point, wherein said solder is connected to said contact point through said power interconnect. 22. The integrated circuit chip of claim 17, wherein said second metallization structure comprises a signal interconnect on said polymer layer and on said contact point, wherein said solder is connected to said contact point through said signal interconnect. 23. The integrated circuit chip of claim 17, wherein said topmost nitride layer of said integrated circuit chip has a thickness between 0.5 and 2 micrometers. 24. The integrated circuit chip of claim 17, wherein said passivation layer further comprises an oxide layer under said topmost nitride layer of said integrated circuit chip.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.