IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0636698
(2003-08-08)
|
등록번호 |
US-7463640
(2008-12-09)
|
우선권정보 |
JP-P2002-231787(2002-08-08) |
발명자
/ 주소 |
- Muramatsu,Tsuyoshi
- Yamanaka,Hidekazu
- Tokura,Atsushi
- Urata,Takuji
|
출원인 / 주소 |
|
대리인 / 주소 |
Birch, Stewart, Kolasch & Birch, LLP
|
인용정보 |
피인용 횟수 :
0 인용 특허 :
7 |
초록
▼
A self-synchronous FIFO memory device (100) has a structure in which n self-synchronous data transmission lines (111-11n) are arrayed in parallel. An input control section (101) selects one of the n self-synchronous data transmission lines, and mediates the reception and delivery of a first transfer
A self-synchronous FIFO memory device (100) has a structure in which n self-synchronous data transmission lines (111-11n) are arrayed in parallel. An input control section (101) selects one of the n self-synchronous data transmission lines, and mediates the reception and delivery of a first transfer request signal, a first acknowledge (transfer instruction) signal and data between the selected self-synchronous data transmission line and a self-synchronous data transmission line of a preceding-stage section. Further, an output control section (102) selects one of the n self-synchronous data transmission lines, and mediates the reception and delivery of a second transfer request signal, a second acknowledge (transfer instruction) signal and data between the selected self-synchronous data transmission line and a self-synchronous data transmission line of a succeeding-stage section.
대표청구항
▼
What is claimed is: 1. A self-synchronous FIFO memory device having a plurality of self-synchronous data transmission lines each composed of a self-synchronous signal control circuit and a data hold circuit, the self-synchronous FIFO memory device comprising: a parallel structure in which the plura
What is claimed is: 1. A self-synchronous FIFO memory device having a plurality of self-synchronous data transmission lines each composed of a self-synchronous signal control circuit and a data hold circuit, the self-synchronous FIFO memory device comprising: a parallel structure in which the plurality of self-synchronous data transmission lines are connected in parallel; an input control section for selecting one of the self-synchronous data transmission lines contained in the parallel structure and then outputting to the selected self-synchronous data transmission line a first transfer request signal inputted from a preceding-stage section, and for outputting to the preceding-stage section a first acknowledge signal outputted from the selected self-synchronous data transmission line, and further for, given a state that data transfer toward the selected self-synchronous data transmission line is enabled, outputting, to the selected self-synchronous data transmission line, input data inputted from the preceding-stage section; and an output control section for selecting one of the self-synchronous data transmission lines contained in the parallel structure and then outputting to a succeeding-stage section a second transfer request signal outputted from the selected self-synchronous data transmission line, and for outputting to the selected self-synchronous data transmission line a second acknowledge signal inputted from the succeeding-stage section, and further for, given a state that data transfer toward the succeeding-stage section is enabled, outputting, to the succeeding-stage section, output data outputted from the selected self-synchronous data transmission line. 2. The self-synchronous FIFO memory device according to claim 1, wherein the input control section has: a sequencer for selecting a transmission path for the first transfer request signal toward the self-synchronous data transmission line contained in the parallel structure as well as a transmission path for the first acknowledge signal derived from the self-synchronous data transmission lines forming the parallel structure and further for distributing the input data to the self-synchronous data transmission lines forming the parallel structure. 3. The self-synchronous FIFO memory device according to claim 2, wherein the input control section further includes at an input stage a self-synchronous data transmission line composed of a self-synchronous signal control circuit and a data hold circuit, and the self-synchronous data transmission line transfers the first transfer request signal and the first acknowledge signal between the preceding-stage section and an internal circuit containing the sequencer of the input control section. 4. The self-synchronous FIFO memory device according to claim 1, wherein the output control section has: a sequencer for selecting a transmission path for the second transfer request signal derived from the self-synchronous data transmission lines contained in the parallel structure as well as a transmission path for the second acknowledge signal toward the self-synchronous data transmission line contained in the parallel structure and further for selecting output data outputted from the self-synchronous data transmission line contained in the parallel structure. 5. The self-synchronous FIFO memory device according to claim 4, wherein the output control section further includes at an output stage a self-synchronous data transmission line composed of a self-synchronous signal control circuit and a data hold circuit, and the self-synchronous data transmission line transfers the second transfer request signal and the second acknowledge signal between the succeeding-stage section and an internal circuit containing the sequencer of the output control section. 6. The self-synchronous FIFO memory device according to claim 1, further comprising: an input terminal to which a storage capacity control signal for changing storable data amount is inputted. 7. The self-synchronous FIFO memory device according to claim 6, wherein the input control section has a sequencer for selecting a transmission path for the first transfer request signal as well as a transmission path for the first acknowledge signal and further for distributing input data, the sequencer having an input terminal for the storage capacity control signal. 8. The self-synchronous FIFO memory device according to claim 6, wherein the output control section has a sequencer for selecting a transmission path for the second transfer request signal as well as a transmission path for the second acknowledge signal and further for selecting the output data, the sequencer having an input terminal for the storage capacity control signal. 9. The self-synchronous FIFO memory device according to claim 6, wherein the storage capacity control signal includes a number of data pieces that can be stored between the input control section and the output control section. 10. The self-synchronous FIFO memory device according to claim 6, wherein the input control section receives the storage capacity control signal including a number of data pieces that can be stored between the input control section and the output control section. 11. The self-synchronous FIFO memory device according to claim 6, wherein the output control section receives the storage capacity control signal including a number of data pieces that can be retrieved from between the input control section and the output control section. 12. A method for processing data using a self-synchronous FIFO memory device having a plurality of self-synchronous data transmission lines each composed of a self-synchronous signal control circuit and a data hold circuit, the self-synchronous FIFO memory device comprising: providing for a parallel structure in which the plurality of self-synchronous data transmission lines are connected in parallel; selecting, by an input control section, one of the self-synchronous data transmission lines contained in the parallel structure and then outputting to the selected self-synchronous data transmission line a first transfer request signal inputted from a preceding-stage section, and for outputting to the preceding-stage section a first acknowledge signal outputted from the selected self-synchronous data transmission line, and further for, given a state that data transfer toward the selected self-synchronous data transmission line is enabled, outputting, to the selected self-synchronous data transmission line, input data inputted from the preceding-stage section; and selecting, by an output control section, one of the self-synchronous data transmission lines contained in the parallel structure and then outputting to a succeeding-stage section a second transfer request signal outputted from the selected self-synchronous data transmission line, and for outputting to the selected self-synchronous data transmission line a second acknowledge signal inputted from the succeeding-stage section, and further for, given a state that data transfer toward the succeeding-stage section is enabled, outputting, to the succeeding-stage section, output data outputted from the selected self-synchronous data transmission line. 13. The method of claim 12 wherein the method further includes: selecting, by a sequencer in the input control section, a transmission path for the first transfer request signal toward the self-synchronous data transmission line contained in the parallel structure as well as a transmission path for the first acknowledge signal derived from the self-synchronous data transmission lines forming the parallel structure and further for distributing the input data to the self-synchronous data transmission lines forming the parallel structure. 14. The method of claim 13, wherein the method further includes: providing for the input control section to further include at an input stage a self-synchronous data transmission line composed of a self-synchronous signal control circuit and a data hold circuit; and transferring, by the self-synchronous data transmission line, the first transfer request signal and the first acknowledge signal between the preceding-stage section and an internal circuit containing the sequencer of the input control section. 15. The method of claim 12, wherein the method further includes: selecting, by a sequencer in the output control section, a transmission path for the second transfer request signal derived from the self-synchronous data transmission lines contained in the parallel structure as well as a transmission path for the second acknowledge signal toward the self-synchronous data transmission line contained in the parallel structure and further for selecting output data outputted from the self-synchronous data transmission line contained in the parallel structure. 16. The method of claim 15, wherein the method further includes: providing for the output control section to include at an output stage a self-synchronous data transmission line composed of a self-synchronous signal control circuit and a data hold circuit; and transferring, by the self-synchronous data transmission line, the second transfer request signal and a second acknowledge signal between the succeeding-stage section and an internal circuit containing the sequencer of the output control section. 17. The method of claim 12, further comprising: inputting, by an input terminal, a storage capacity control signal for changing storable data amount. 18. The method of claim 17, the method further comprising: selecting, by a sequencer in the input control section, a transmission path for the first transfer request signal as well as a transmission path for the first acknowledge signal and further for distributing input data, the sequencer having an input terminal for the storage capacity control signal. 19. The method of claim 17, the method further comprising: selecting, by a sequencer in the output control section, a transmission path for the second transfer request signal as well as a transmission path for the second acknowledge signal and further for selecting the output data, the sequencer having an input terminal for the storage capacity control signal. 20. A self-synchronous FIFO memory device having a plurality of self-synchronous data transmission lines each composed of a self-synchronous signal control circuit and a data hold circuit, the self-synchronous FIFO memory device comprising: a parallel structure in which the plurality of self-synchronous data transmission lines are connected in parallel; an input control section for selecting one of the self-synchronous data transmission lines contained in the parallel structure and then outputting to the selected self-synchronous data transmission line a first transfer request signal inputted from a preceding-stage section, and for outputting to the preceding-stage section a first acknowledge signal outputted from the selected self-synchronous data transmission line, and further for, given a state that data transfer toward the selected self-synchronous data transmission line is enabled, outputting, to the selected self-synchronous data transmission line, input data inputted from the preceding-stage section; and an output control section for selecting one of the self-synchronous data transmission lines contained in the parallel structure and then outputting to a succeeding-stage section a second transfer request signal outputted from the selected self-synchronous data transmission line, and for outputting to the selected self-synchronous data transmission line a second acknowledge signal inputted from the succeeding-stage section, and further for, given a state that data transfer toward the succeeding-stage section is enabled, outputting, to the succeeding-stage section, output data outputted from the selected self-synchronous data transmission line, wherein the input control section includes a self-synchronous data transmission line and the output control section includes a self-synchronous data transmission line. 21. A method for processing data using a self-synchronous FIFO memory device having a plurality of self-synchronous data transmission lines each composed of a self-synchronous signal control circuit and a data hold circuit, the self-synchronous FIFO memory device comprising: providing for a parallel structure in which the plurality of self-synchronous data transmission lines are connected in parallel; selecting, by an input control section, one of the self-synchronous data transmission lines contained in the parallel structure and then outputting to the selected self-synchronous data transmission line a first transfer request signal inputted from a preceding-stage section, and for outputting to the preceding-stage section a first acknowledge signal outputted from the selected self-synchronous data transmission line, and further for, given a state that data transfer toward the selected self-synchronous data transmission line is enabled, outputting, to the selected self-synchronous data transmission line, input data inputted from the preceding-stage section; and selecting, by an output control section, one of the self-synchronous data transmission lines contained in the parallel structure and then outputting to a succeeding-stage section a second transfer request signal outputted from the selected self-synchronous data transmission line, and for outputting to the selected self-synchronous data transmission line a second acknowledge signal inputted from the succeeding-stage section, and further for, given a state that data transfer toward the succeeding-stage section is enabled, outputting, to the succeeding-stage section, output data outputted from the selected self-synchronous data transmission line, wherein, the input control section includes a self-synchronous data transmission line and the output control section includes a self-synchronous data transmission line.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.