IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
US-0840239
(2007-08-17)
|
등록번호 |
US-7465975
(2008-12-16)
|
발명자
/ 주소 |
|
출원인 / 주소 |
|
인용정보 |
피인용 횟수 :
7 인용 특허 :
160 |
초록
▼
A method of closely interconnecting integrated circuits contained within a semiconductor wafer to electrical circuits surrounding the semiconductor wafer. Electrical interconnects are held to a minimum in length by making efficient use of polyimide or polymer as an inter-metal dielectric thus enabli
A method of closely interconnecting integrated circuits contained within a semiconductor wafer to electrical circuits surrounding the semiconductor wafer. Electrical interconnects are held to a minimum in length by making efficient use of polyimide or polymer as an inter-metal dielectric thus enabling the integration of very small integrated circuits within a larger circuit environment at a minimum cost in electrical circuit performance.
대표청구항
▼
What is claimed is: 1. An integrated circuit chip comprising: a silicon substrate; multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor in and on said silicon substrate; a first dielectric layer over said silicon substrate; a first metallization str
What is claimed is: 1. An integrated circuit chip comprising: a silicon substrate; multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor in and on said silicon substrate; a first dielectric layer over said silicon substrate; a first metallization structure over said first dielectric layer, wherein said first metallization structure is connected to said multiple devices, and wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer; a second dielectric layer between said first and second metal layers; a passivation layer over said first metallization structure, wherein a first opening in said passivation layer is over a first contact point of said first metallization structure and exposes said first contact point, and a second opening in said passivation layer is over a second contact point of said first metallization structure and exposes said second contact point, and wherein said passivation layer comprises a topmost nitride layer of said integrated circuit chip; a polymer layer on said passivation layer, wherein said polymer layer has a thickness between 2 and 30 micrometers; and a second metallization structure over said polymer layer and over said first and second contact points, wherein said first contact point is connected to said second contact point through said second metallization structure, and wherein said second metallization structure comprises a sputtered metal structure and an electroplated metal structure over said sputtered metal structure, wherein said electroplated metal structure comprises copper. 2. The integrated circuit chip of claim 1, wherein said sputtered metal structure comprises aluminum. 3. The integrated circuit chip of claim 1, wherein said polymer layer comprises polyimide. 4. The integrated circuit chip of claim 1, wherein said polymer layer comprises benzocyclobutene (BCB). 5. The integrated circuit chip of claim 1, wherein said topmost nitride layer of said integrated circuit chip has a thickness between 0.5 and 2 micrometers. 6. The integrated circuit chip of claim 1, wherein said first metallization structure comprises electroplated copper. 7. The integrated circuit chip of claim 1, wherein said first metallization structure comprises aluminum. 8. The integrated circuit chip of claim 1 further comprising a metal bump on said second metallization structure, wherein said metal bump is connected to said first and second contact points through said second metallization structure. 9. The integrated circuit chip of claim 8, wherein said metal bump comprises a solder. 10. The integrated circuit chip of claim 1, wherein said second metallization structure comprises a wirebonding interconnect pad connected to said first and second contact points through said first and second openings. 11. The integrated circuit chip of claim 1, wherein said passivation layer further comprises an oxide under said topmost nitride layer of said integrated circuit chip. 12. An integrated circuit chip comprising: a silicon substrate; multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor in and on said silicon substrate; a first dielectric layer over said silicon substrate; a first metallization structure over said first dielectric layer, wherein said first metallization structure is connected to said multiple devices, wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer, and wherein said first metallization structure comprises a topmost sub-micron integrated circuit of said integrated circuit chip; a second dielectric layer between said first and second metal layers; a passivation layer over said first metallization structure, wherein a first opening in said passivation layer is over a first contact point of said first metallization structure and exposes said first contact point, and a second opening in said passivation layer is over a second contact point of said first metallization structure and exposes said second contact point; a second metallization structure over said passivation layer and over said first and second contact point, wherein said second metallization structure comprises a third contact point connected to said first and second contact points through said first and second openings, and wherein said second metallization structure comprises a sputtered metal structure and an electroplated metal structure over said sputtered metal structure; and a metal bump over said third contact point, wherein said metal bump is connected to said third contact point. 13. The integrated circuit chip of claim 12, wherein said electroplated metal structure comprises copper. 14. The integrated circuit chip of claim 12 further comprising a polymer layer between said passivation layer and said second metallization structure. 15. The integrated circuit chip of claim 14, wherein said polymer layer comprises polyimide. 16. The integrated circuit chip of claim 14, wherein said polymer layer comprises benzocyclobutene (BCB). 17. The integrated circuit chip of claim 14, wherein said polymer layer has a thickness between 2 and 30 micrometers. 18. The integrated circuit chip of claim 12, wherein said first metallization structure comprises electroplated copper. 19. The integrated circuit chip of claim 12, wherein said first metallization structure comprises aluminum. 20. The integrated circuit chip of claim 12, wherein said sputtered metal structure comprises aluminum. 21. The integrated circuit chip of claim 12, wherein said metal bump comprises a solder. 22. The integrated circuit chip of claim 12, wherein said first opening has a width between 0.5 and 3 micrometers. 23. The integrated circuit chip of claim 12, wherein said first opening has a transverse dimension between 0.5 and 3 micrometers, and said second opening has a transverse dimension between 0.5 and 3 micrometers.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.