$\require{mediawiki-texvc}$

연합인증

연합인증 가입 기관의 연구자들은 소속기관의 인증정보(ID와 암호)를 이용해 다른 대학, 연구기관, 서비스 공급자의 다양한 온라인 자원과 연구 데이터를 이용할 수 있습니다.

이는 여행자가 자국에서 발행 받은 여권으로 세계 각국을 자유롭게 여행할 수 있는 것과 같습니다.

연합인증으로 이용이 가능한 서비스는 NTIS, DataON, Edison, Kafe, Webinar 등이 있습니다.

한번의 인증절차만으로 연합인증 가입 서비스에 추가 로그인 없이 이용이 가능합니다.

다만, 연합인증을 위해서는 최초 1회만 인증 절차가 필요합니다. (회원이 아닐 경우 회원 가입이 필요합니다.)

연합인증 절차는 다음과 같습니다.

최초이용시에는
ScienceON에 로그인 → 연합인증 서비스 접속 → 로그인 (본인 확인 또는 회원가입) → 서비스 이용

그 이후에는
ScienceON 로그인 → 연합인증 서비스 접속 → 서비스 이용

연합인증을 활용하시면 KISTI가 제공하는 다양한 서비스를 편리하게 이용하실 수 있습니다.

Differential clock tree in an integrated circuit 원문보기

IPC분류정보
국가/구분 United States(US) Patent 등록
국제특허분류(IPC7판)
  • H01L-025/00
  • H03K-019/177
  • H03K-019/00
출원번호 UP-0511973 (2006-08-29)
등록번호 US-7518401 (2009-07-01)
발명자 / 주소
  • Vadi, Vasisht Mantra
  • Young, Steven P.
  • Ghia, Atul V.
  • Bekele, Adebabay M.
  • Menon, Suresh M.
출원인 / 주소
  • Xilinx, Inc.
대리인 / 주소
    Wallace, Michael T.
인용정보 피인용 횟수 : 5  인용 특허 : 86

초록

A clock distribution network having: a main trunk configured to provide a differential clock signal; a plurality of branches coupled to the main trunk for distributing the differential clock signal to a plurality of circuit elements on the integrated circuit; and a plurality of switches coupling the

대표청구항

What is claimed is: 1. An integrated circuit comprising: a plurality of homogeneous columns, wherein a homogeneous column of the plurality of homogeneous columns comprises Input/Output blocks (IOBs) and is located in an interior region of the integrated circuit rather than on a perimeter of the int

이 특허에 인용된 특허 (86)

  1. Holst John Christian ; Draper Donald A., Active power supply filter.
  2. Perino, Donald V., Apparatus and method for operating a master-slave system with a clock signal and a separate phase signal.
  3. Shihadeh, Elias, Apparatus and method for providing a smooth transition between two clock signals.
  4. Rasmussen Richard R. (Fremont CA), Asynchronous glitchless digital MUX.
  5. Provence John D., Asynchronous input/output for integrated circuits that latches external asynchronous signal in feedback path of state machine.
  6. Schurig Edward R. (Plano TX) Cantrell Jay T. (Dallas TX), Asynchronous state machine attribute compeller.
  7. Lammers, Christoph, Circuit for selectively generating an output signal from one or more clock signals.
  8. Schwake, Steven J., Circuit, architecture and method for asynchronous clock domain switching.
  9. Varadarajan, Hemmige D., Circuits for a low swing clocking scheme.
  10. Hu, Yaqi, Clock buffer with DC offset suppression.
  11. Soneda Mitsuo,JPX, Clock distributing apparatus having V/I and I/V converters.
  12. West Burnell G. (Fremont CA) Vora Madhukar B. (Los Gatos CA), Clock distribution method and apparatus for high speed circuits with low skew using counterpropaging true and complement.
  13. Coteus Paul W. (Yorktown Heights NY), Clock distribution network.
  14. El-Ayat Khaled A. (Cupertino CA) Chan King W. (Los Altos CA) Plants William C. (Santa Clara CA), Clock distribution scheme for user-programmable logic array architecture.
  15. Kenji Arai JP, Clock driver circuit and method of routing clock interconnections.
  16. Robert K. Barnes, Clock enable circuit for use in a high speed reprogrammable delay line incorporating glitchless enable/disable functionality.
  17. Nguyen, Andy T., Clock generator circuit providing an output clock signal from phased input clock signals.
  18. Huang Yihe (Palo Alto CA), Clock generator using a state machine to switch between two offset clocks.
  19. Steven P. Young, Clock multiplexer circuit with glitchless switching.
  20. Vadi,Vasisht Mantra; Young,Steven P., Clock multiplexing system.
  21. Steven P. Young, Clock routing circuit with fast glitchless switching.
  22. Bergendahl,Jason R.; Liu,Ping Chen, Clock signal-distribution network for an integrated circuit.
  23. Zhang Johnny Q, Clock wave noise reducer.
  24. Alfke Peter H. ; Ching Alvin Y. ; Frake Scott O. ; Wong Jennifer ; Young Steven P., Clock-gating circuit for reducing power consumption.
  25. Young,Steven P., Columnar floorplan.
  26. Drew G. Doblar ; Han Y. Ko, Computer system providing low skew clock signals to a synchronous memory unit.
  27. Bernard J. New ; Ralph D. Wittig ; Sundararajarao Mohan, Configurable logic element with expander structures.
  28. Ralph D. Wittig ; Sundararajarao Mohan ; Bernard J. New, Configurable lookup table for programmable logic devices.
  29. Gillingham Ronald D. (Rochester MN) Mikos James F. (Rochester MN) Strom James D. (Rochester MN) Trnka John T. (Rochester MN), Data processing system having four phase clocks generated separately on each processor chip.
  30. Hassoun Joseph H. ; Goetting F. Erich ; Logue John D., Delay lock loop with clock phase shifter.
  31. Langhammer, Martin; Starr, Gregory; Hwang, Chiao Kai, Devices and methods with programmable logic and digital signal processing regions.
  32. Vadi,Vasisht Mantra; Young,Steven P.; Ghia,Atul V.; Bekele,Adebabay M.; Menon,Suresh M., Differential clock tree in an integrated circuit.
  33. Ghia,Atul V.; Bekele,Adebabay M., Differential clocking scheme in an integrated circuit having digital multiplexers.
  34. Strom James David, Differential receiver with duty cycle asymmetry correction.
  35. DeHon Andre ; Knight ; Jr. Thomas F. ; Tau Edward ; Bolotski Michael ; Eslick Ian ; Chen Derrick ; Brown Jeremy, Dynamically programmable gate array with multiple contexts.
  36. Schultz, David P., FPGA and embedded circuitry initialization and processing.
  37. Bauer Trevor J. ; Young Steven P., FPGA architecture with wide function multiplexers.
  38. Bauer Trevor J. ; Young Steven P., FPGA interconnect structure with high-speed high fanout capability.
  39. Young Steven P. ; Chaudhary Kamal ; Bauer Trevor J., FPGA repeatable interconnect structure with hierarchical interconnect lines.
  40. Boutaud, Frederic, Glitch free clock select switch.
  41. Chesavage Jay A., Glitch-free clock selector.
  42. David W. Boerstler ; Gary D. Carpenter ; Hung C. Ngo ; Kevin J. Nowka, Glitch-less clock selector.
  43. Bortolini Edward J. (Fort Collins CO) Helton John S. (Lafayette CO) Kohs Dwight W. (Broomfield CO), Glitchless clock signal control circuit for a duplicated system.
  44. Grundvig Jeffrey Paul ; Luo Wenzhe ; Ma Zhigang ; Petryna Brian John, Glitchless clock switch.
  45. Miller John P. ; Vacanti Michael S., Glitchless clock switch circuit.
  46. Pasqualini Ronald (Los Altos CA), Glitchless clock switching circuit.
  47. Vadi, Vasisht M.; Young, Steven P., Glitchless dynamic multiplexer with synchronous and asynchronous controls.
  48. John A. Canaris, Hierarchical location constraints for programmable layouts.
  49. Seefeldt David F. (Palm Bay FL) Iacoponi Michael J. (Indian Harbor Beach FL) Vail ; Jr. David K. (Palm Bay FL), Hierarchical variable die size gate array architecture.
  50. Agrawal, Om P.; Zhu, Jinghui; Chi, Kuang; Chen, ChienKuang, High speed interface for a programmable interconnect circuit.
  51. Percey Andrew K. ; Bauer Trevor J. ; Young Steven P., Input/output interconnect circuit for FPGAs.
  52. Shimizu Atsushi (Ome JPX) Isomura Satoru (Ome MA JPX) Yamada Takeo (Boston MA) Kobayashi Tohru (Iruma JPX) Fujimura Yoshuhiro (Ome JPX) Ito Yuko (Ome JPX), Integrated circuit having alternate rows of logic cells and I/O cells.
  53. Ghia, Atul V.; Vadi, Vasisht M.; Bekele, Adebabay M.; Costello, Philip D.; Verma, Hare K., Low jitter clock for a physical media access sublayer on a field programmable gate array.
  54. Nair, Rajendran; Dermer, Gregory E.; Mooney, Stephen R.; Borkar, Nitin Y., Low jitter external clocking.
  55. Luebs Richard J. (Fort Collins CO), Low skew clocking system for VLSI integrated circuits.
  56. Zhu Qing K. ; Zhang Michael, Low voltage swing circuits for low power clock distribution and methods of using the same.
  57. Britton Barry K. (Schnecksville PA) Hill Dwight D. (San Carlos CA) Oswald William A. (Allentown PA), Low-skew signal routing in a programmable array.
  58. Morrison,Shawn K.; Percey,Andrew K.; Logue,John D.; Simkins,James M.; Sawyer,Nicholas J., Method and apparatus for clock signal performance measurement.
  59. Guy Harlan Humphrey ; David Lawrence Linam ; Richard Alan Krzyzkowski, Method and apparatus for distributing clocks.
  60. Scriber Mike (North Plains OR) Warren Jim (Hillsboro OR), Method and apparatus for dynamically switching between asynchronous signals without generating glitches.
  61. Berkram, Daniel A.; Wyatt, Perry M., Method and apparatus for generating and controlling a quadrature clock.
  62. Michael R. Hede ; Jeffrey M. Rogers ; Stephen M. Johnson, Method and apparatus for switching clocks presented to synchronous SRAMs.
  63. Kaviani, Alireza S.; Lesea, Austin H., Method and circuit for glitchless clock control.
  64. Howard Y. M. Tang ; Albert Chan ; Cyrus Y. Tsui ; Ju Shen, Method and structure dynamic in-system programming.
  65. Schultz David P. ; Young Steven P. ; Hung Lawrence C., Method and structure for reading, modifying and writing selected configuration memory cells of an FPGA.
  66. Nelson Stephen E. (Chippewa Falls WI) Duxstad David L. (Eau Claire WI) Flunker Galen C. (Menomonie WI), Method for adjusting clock skew.
  67. Piirainen, Olli, Method for performing phase comparison, and phase comparator.
  68. Okamura, Hitoshi, Method of designing a semiconductor integrated circuit device in a short time.
  69. Pasch Nicholas F., Method of fabricating a linearly continuous integrated circuit gate array.
  70. Gabriel Li, Method, architecture and circuit for selecting, calibrating and monitoring circuits.
  71. Byers Larry L. (Apple Valley MN) DeGarmo Randy L. (Oakdale MN), Multiple interval single phase clock.
  72. Woeste Dana Marie ; Strom James David ; Rudolph Bruce George, Multiple-mode clock distribution apparatus and method with adaptive skew compensation.
  73. Chen-Teng Fan TW; Jyh-Herng Wang TW; Yu-Wen Tsai TW; Peng-Chuan Huang TW, Programmable clock trunk architecture.
  74. Giannella Piccolo G. (Saratoga CA), Programmable die size continuous array.
  75. Vadi,Vasisht Mantra; Young,Steven P.; Ghia,Atul V.; Bekele,Adebabay M.; Menon,Suresh M., Programmable logic device having an embedded differential clock tree.
  76. Vadi,Vasisht Mantra; Young,Steven P.; Ghia,Atul V.; Bekele,Adebabay M.; Menon,Suresh M., Programmable logic device having an embedded differential clock tree.
  77. Mahoney John E. (San Jose CA), Structure and method for producing mask-programmed integrated circuits which are pin compatible substitutes for memory-c.
  78. Bilski, Goran; Wittig, Ralph D.; Wong, Jennifer; Squires, David B., Structures and methods providing columns of tightly coupled processor and RAM blocks within an array of logic blocks.
  79. Lee Robert H. J. (Palo Alto CA) Kenny John D. (Sunnyvale CA), Switchable clock circuit for microprocessors to thereby save power.
  80. Cooke, Laurence H.; Venkatramani, Kumar, System and method for H-Tree clocking layout.
  81. Kizer, Jade M.; Lau, Benedict C.; Vu, Roxanne T.; Hampel, Craig E., System with phase jumping locked loop circuit.
  82. Underwood,Brad; Haden,Stuart C., Systems and methods for providing distributed control signal redundancy among electronic circuits.
  83. John T. Maddux ; Joseph H. Salmon, Testing IO timing in a delay locked system using separate transmit and receive loops.
  84. Duong Khue, Tile-based modular routing resources for high density programmable logic device.
  85. Manohar Amar S. ; Lee Bor, Twisted-pair driver with staggered differential drivers and glitch free binary to multi level transmit encoder.
  86. Cory, Warren E.; Verma, Hare K.; Ghia, Atul V.; Sasaki, Paul T.; Menon, Suresh M., Variable data width operation in multi-gigabit transceivers on a programmable logic device.

이 특허를 인용한 특허 (5)

  1. Klein, Matthew H.; Swanson, Richard W.; Bauer, Trevor J.; Young, Steven P.; DeBaets, Andy, Clock distribution to facilitate gated clocks.
  2. Chang, Kuen-Long; Chen, Ken-Hui; Chen, Chang-Ting, Configurable clock interface device.
  3. Gururajarao, Sumanth Katte, Low power clock gating circuit.
  4. Zlatanovici, Radu; Albrecht, Christoph; Tiwary, Saurabh Kumar, Methods for designing intergrated circuits with automatically synthesized clock distribution networks.
  5. Klein, Matthew H.; McGettigan, Edward S.; Trimberger, Stephen M.; Simkins, James M.; Philofsky, Brian D.; Gupta, Subodh, System and methods for reducing clock power in integrated circuits.
섹션별 컨텐츠 바로가기

AI-Helper ※ AI-Helper는 오픈소스 모델을 사용합니다.

AI-Helper 아이콘
AI-Helper
안녕하세요, AI-Helper입니다. 좌측 "선택된 텍스트"에서 텍스트를 선택하여 요약, 번역, 용어설명을 실행하세요.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.

선택된 텍스트

맨위로