Overshoot reduction in VCO calibration for serial link phase lock loop (PLL)
원문보기
IPC분류정보
국가/구분 |
United States(US) Patent
등록
|
국제특허분류(IPC7판) |
|
출원번호 |
UP-0411662
(2006-04-26)
|
등록번호 |
US-7539473
(2009-07-01)
|
발명자
/ 주소 |
- Cranford, Jr., Hayden C.
- Garvin, Stacy J.
- Norman, Vernon R.
|
출원인 / 주소 |
- International Business Machines Corporation
|
대리인 / 주소 |
|
인용정보 |
피인용 횟수 :
2 인용 특허 :
8 |
초록
▼
A circuit design, method, and system for tracking VCO calibration without requiring an over-designed divider as in conventional implementation. A filter reset component is added to the inputs of the VCO. A process step is added to the calibration mechanism/process that shorts the filter nodes and th
A circuit design, method, and system for tracking VCO calibration without requiring an over-designed divider as in conventional implementation. A filter reset component is added to the inputs of the VCO. A process step is added to the calibration mechanism/process that shorts the filter nodes and thus centers the frequency of the VCO before stepping from one frequency band to the next.
대표청구항
▼
What is claimed is: 1. In a phase lock loop (PLL) circuit device which includes a voltage controlled oscillator (VCO), a method to reduce overshoot during calibration of the PLL circuit device, comprising: determining when calibration of the PLL circuit device is initiated, including setting a pres
What is claimed is: 1. In a phase lock loop (PLL) circuit device which includes a voltage controlled oscillator (VCO), a method to reduce overshoot during calibration of the PLL circuit device, comprising: determining when calibration of the PLL circuit device is initiated, including setting a present frequency band for the PLL circuit device to a base frequency band which is a lowest frequency band among a plurality of sequentially higher frequency bands to be used with the PLL circuit device; setting to a minimum size a smallest selection window used to determine a least amount of a differential control voltage offset from a pre-established center point reference voltage for each of the plurality of sequentially higher frequency bands to provide VCO calibration of the PLL device; centering present frequency of the VCO to the pre-established center point reference voltage prior to stepping the present frequency band to a next higher frequency band of the plurality of sequentially higher frequency bands by shorting a differential loop filter of the PLL circuit device having positive and negative branches, such that the differential loop filter is coupled to differential inputs of the VCO, by applying a high voltage input to a gate of a filter reset transistor having a source and a drain respectively coupled to either of the differential inputs of the VCO and to respective ones of the positive and negative branches of the differential loop filter; pausing, after the shorting of the differential loop filter for a preset time period, to allow the present VCO frequency to return to the pre-established center point reference voltage; sampling, after the pausing for the preset time period, the differential voltage control offset for the PLL circuit device for the present frequency band and determining whether the sampled differential voltage control offset is within the smallest selection window; stepping up the present frequency band to a next higher frequency band of the plurality of sequentially higher frequency bands in response to a determination that the sampled differential voltage control offset for the present frequency band is not within the smallest selection window, and in response to a determination that the present frequency band has not been stepped up to a maximum frequency band of the plurality of sequentially higher frequency bands; and incrementing the size of the smallest selection window by a predetermined amount if a present size of the smallest selection window is less than a preset maximum size for the smallest selection window; wherein calibration of the PLL circuit device is completed when it is determined that the sampled differential voltage control offset for the present frequency band is within the smallest selection window for the present frequency band. 2. The method of claim 1, further comprising: reporting an error in calibration when it is determined that the present frequency band has been stepped up to the maximum frequency band of the plurality of bands and the size of the smallest selection window is equal to the preset maximum size and without the calibration of the PLL circuit device having been completed. 3. A phase lock loop (PLL) electronic circuit device, comprising: a voltage controlled oscillator (VCO) having differential positive and negative inputs and an output; a charge pump having differential outputs coupled to the differential inputs of the VCO; a differential loop filter having positive and negative branches, such that the differential loop filter is coupled to the differential inputs of the VCO; a filter reset transistor having a gate, a source and a drain, such that the source and drain are coupled respectively to either of the differential inputs of the VCO and to respective ones of positive and negative branches of the differential loop filter; a divider, which includes a divide-by-N circuit, where N is an integer selected to enable the divider to correctly divide a frequency generated by a signal which propagates through a feedback path disposed between the VCO output and an input of the charge pump; means for determining when calibration of the PLL electronic circuit device is initiated, including means for setting a present frequency band for the PLL electronic circuit device to a base frequency band which is a lowest frequency band among a plurality of sequentially higher frequency bands to be used with the PLL electronic circuit device; means for setting to a minimum size a smallest selection window used to determine a least amount of a differential control voltage offset from a pre-established center point reference voltage for each of the plurality of sequentially higher frequency bands; means for centering a present frequency of the VCO to the pre-established center point reference voltage prior to stepping the present frequency to a next higher frequency band of the plurality of sequentially higher frequency bands by shorting the positive and negative branches of the differential loop filter together by applying a high voltage input to the gate of the filter reset transistor; means for pausing, after the shorting of the positive and negative branches of the differential loop filter, for a preset time period to allow the present VCO frequency to return to the pre-established center point reference voltage; means for sampling, after the pausing for the preset time period, the differential voltage control offset for the PLL electronic circuit device for the present frequency band and determining whether the sampled differential voltage control offset is within the smallest selection window; means for stepping up the present frequency band to a next higher frequency band of the plurality of sequentially higher frequency bands in response to a determination that the differential voltage control offset sampled by the sampling means for the present frequency band is not within the smallest selection window, and in response to a determination that the present frequency band has not been stepped up to a maximum frequency band of the plurality of sequentially higher frequency bands; and means for incrementing the size of the smallest selection window by a predetermined amount if a present size of the smallest selection window is less than a preset maximum size for the smallest selection window, wherein calibration of the PLL electronic circuit device is completed when it is determined that the sampled differential voltage control offset for the present frequency band is within the smallest selection window for the present frequency band. 4. The device of claim 3, further comprising means for: means for reporting an error in calibration when it is determined that the present frequency band has been stepped up to the maximum frequency band of the plurality of sequentially higher frequency bands and the size of the smallest selection window is equal to a maximum size and without calibration of the PLL electronic circuit device having been completed. 5. A VCO calibration circuit, comprising the components of the device of claim 3. 6. A frequency multiplier phase locked loop (PLL) electronic device comprising, the components of the device of claim 3. 7. A computer system, comprising a phase locked loop (PLL) electronic device configured according to the device of claim 3. 8. The device of claim 3, further comprising: a phase frequency detector having an input coupled to the feedback path and an output coupled to one of the differential inputs of the charge pump.
이 특허에 인용된 특허 (8)
-
Mallard ; Jr. William C. (Nashua NH), Data recovery apparatus and methods.
-
Fiedler Alan S., Dual-loop PLL with adaptive time constant reduction on first loop.
-
Knotts,Thomas Allen; Steinbach,Gunter Willy, Establishing a tuning signal window for use in centering a multi-band voltage controlled oscillator.
-
Duncan, Ralph; Kwan, Tom W., Integrated VCO having an improved tuning range over process and temperature variations.
-
Jones Anthony Mark (Bristol GBX), Noise compensated phase locked loop circuit.
-
Pinto Victor (Tel-Aviv ILX) Fried Rafael (Haifa ILX), Phase-locked loop circuit and method.
-
Ralph Duncan ; Tom W. Kwan, System and method for narrow band PLL tuning.
-
Horton Robert R., Transmit sequencing.
이 특허를 인용한 특허 (2)
-
Singh, Devesh P.; Abughazaleh, Firas N.; Sinha, Anand Kumar; Wadhwa, Sanjay K., Phase-locked loop with frequency bounding circuit.
-
Cranford, Jr., Hayden C.; Prudvi, Venkatasreekanth; Agraramachandrarao, Rajesh; Tippannanavar, Sandeep; Alagarsamy, Neelamekakannan, System and method to speed up PLL lock time on subsequent calibrations via stored band values.
※ AI-Helper는 부적절한 답변을 할 수 있습니다.